Electronics 2
Electronics 2
Electronics 2
Prepared by
Dr. Saleh Al-Takrouri
Fall 2011
Course Outline
i
Contents
Course Outline i
Contents ii
1 Introduction 1
1.1 Section One . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
2 Power Amplifiers 2
2.1 Power Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
2.2 Class A Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
2.2.1 DC and AC load lines for common-emitter amplifier . . . . . . 3
2.2.2 Transconductance curve . . . . . . . . . . . . . . . . . . . . . 4
2.2.3 Power and efficiency . . . . . . . . . . . . . . . . . . . . . . . 4
2.3 Class B and Class AB Push-Pull Amplifiers . . . . . . . . . . . . . . 5
2.3.1 Class B amplifier . . . . . . . . . . . . . . . . . . . . . . . . . 5
2.3.2 Class AB push-pull amplifier . . . . . . . . . . . . . . . . . . . 6
2.3.3 DC and AC analysis . . . . . . . . . . . . . . . . . . . . . . . 6
2.3.4 Power and efficiency . . . . . . . . . . . . . . . . . . . . . . . 6
2.4 Class C Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
2.4.1 Power dissipation . . . . . . . . . . . . . . . . . . . . . . . . . 7
ii
CONTENTS iii
Introduction
1
Chapter 2
Power Amplifiers
• common-emitter (inverting)
• common-collector
• common-base
2. Class B amplifier: an amplifier that operates in the linear region for 180◦ of
the input cycle and is in cutoff for the other 180◦ of the input cycle.
4. Class C amplifier: an amplifier that operates in the linear region for only a
small part of the input cycle.
2
2.2 Class A Amplifiers 3
• Maximum class A signal can be obtained when the Q-point is at the center of
the AC load line.
• If the input signal is too large, the amplifier is driven into cutoff and saturation.
• If the Q-point is not centered, then Vce is limited by cutoff or saturation (the
one closer to the Q-point).
VCEQ
⇒ Ic(sat) = ICQ +
RC k RL
From Q-point to cutoff:
∆IC = ICQ − 0 = ICQ
∆VCE = ∆IC (RC k RL ) = ICQ (RC k RL )
Example: Draw the DC and AC load lines for the CE amplifier given: VCC =
10V , R1 = 10kΩ, R2 = 4.7kΩ, RC = 1kΩ, RE = 470Ω, RL = 1.5kΩ, βac = 200. If
the Q-point is not at the center, change the value of RE to center the Q-point.
Solution:
• The distortion is reduced by keeping a higher Q-point (on the more linear
part).
• re0 = ∆V BE
∆IC
non-linear curve ⇒ re0 6= 25mV
IE
RC kRL
• Voltage gain (CE): same as small signal case Av = re0
1 1 1 2
⇒ Pout = ( √ ICQ (RC k RL ))( √ ICQ ) = ICQ (RC k RL )
2 2 2
2.3 Class B and Class AB Push-Pull Amplifiers 5
1 1 1
⇒ Pout = ( √ VCEQ )( √ ICQ ) = VCEQ ICQ
2 2 2
Efficiency (η) :
The ratio of AC output power to DC input power.
• It operates in the linear region for 180◦ of input cycle and is in cutoff for 180◦ .
The output is not a replica of the input.
VCC
⇒ VE = (Q1 & Q2 )
2
Q-point:
VCC
VCEQ1 = VCEQ2 = ICQ ≈ 0 (near cutoff)
2
AC analysis : Maximum signal:
DC input power :
Ic(sat)
Average of half-wave signal: ICC = π
VCC Ic(sat)
PDC = VCC ICC =
π
2.4 Class C Amplifiers 7
Efficiency :
Pout 0.25VCC Ic(sat) π
ηmax = = =
PDC VCC Ic(sat) /π 4
⇒ ηmax = 0.79 = 79%
(Advantage over class A amplifier’s 25%)
Example: For the class AB push-pull amplifier shown in the figure, given
VD1 = VD2 = VBE = 0.7V . Find (a) VB , VE , VC EQ, (b) the maximum ideal
peak values for Vout and Iout and the maximum Pout (c) ηmax and the input resis-
tance (βac = 50, re0 = 6Ω) Solution:
• The base voltage exceeds the barrier potential of the base-emitter junction for
a short time near the positive peak.
• Power dissipation during ”on” time: PD(on) = Vce(sat) Ic(sat) . assuming 100% of
the load line is used:
ton ton
PD(average) = PD(on) = Vce(sat) Ic(sat)
T T
• Field-effect transistors (FET) are unipolar devices because they operate only
with one type of charge carriers.
8
3.2 JFET Characteristics and Parameters 9
• IDSS : the maximum drain current that JFET can produce when VGS = 0.
Example: Given VGS(of f ) = −4V and IDSS = 12mA, find the minimum VDD to
put JFET in the constant-current region.
Solution:
VGS
⇒ RIN =
IGSS
0 ∆VDS
rds =
∆ID
• VG = 0
• VGS = VG − VS = 0 − VS
• VD = VDD − ID RD
VDS = VD − VS = VDD − ID (RD + RS )
3.3 JFET Biasing 11
Example: Given the transfer characteristic curve in the figure, find RS for self
biased n-channel JFET at VGS = −5V .
Solution:
Example: For a self-biased p channel JFET, IDSS = 25mA and VGS(of f ) = 15V .
Find RS at VGS = 5V .
Solution:
ID = 21 IDSS , VD = 21 VDD .
ID swings from 0 to IDSS , VD swings from VDD to 0.
1
ID = IDSS ⇒ VGS = 0.293VGS(of f )
2
to verify
2
VGS
ID = IDSS 1 − = IDSS (1 − 0.293)2 = 0.5IDSS
VGS(of f )
1
VD = VDD = VDD − ID RD
2
VD D VD D
⇒ RD = =
2ID IDSS
Choose RG to be large.
Example: Given IDSS = 15mA, VGS(of f ) = −8V , VDD = +12V , choose RD and
RS for midpoint bias.
Solution:
3.4 Metal Oxide Semiconductor Field-Effect Transistor (MOSFET) 12
At ID = 0, VGS = −ID RS = 0
At ID = IDSS , VGS = −ID RS = −4mA × 680Ω = −2.72V
Q-point: ID = 2.25mA, VGS = −1.5V
VS > VG
VS = ID RS = VG − VGS
R1
VG = VDD
R1 + R2
VG − VGS
ID =
RS
Example: For a voltage divider bias circuit with R1 = 6.8M Ω, R2 = 1M Ω,
RD = 3.3kΩ, RS = 1.8kΩ, VDD = 12V . Find ID and VGS when VD = 7V
Solution:
At ID = 0, VGS = VG = R1R+R
1
2
VDD = 6.8M6.8M Ω
Ω+3.3kΩ
× 8V = 4V
VG −VGS VG 4V
At VGS = 0, ID = RS = RS = 3.3kΩ = 1.2mA
• There are two types of MOSFET: depletion (D) and enhancement (E).
3.4.1 D-MOSFET
• VGS = −ve:
• VGS = +ve:
Depletion Mode :
Enhancement Mode :
• The positive charges on the gate attract electrons into the n-channel,
increasing the conductivity in the channel.
• VGS is positive.
D-MOSFET Symbol :
3.4.2 E-MOSFET
• E-MOSFET is operated only in enhancement mode.
• The positive VGS above a threshold value induces a channel by creating a thin
layer of negative charges.
• Greater positive VGS pulls more electrons into the channel, enhancing its con-
ductivity.
• For any VGS below the threshold value, there is no induced channel.
• E-MOSFET symbol:
3.5 MOSFET Characteristics and Parameters 14
• Power E-MOSFET:
K: constant
From Datasheet: ID(on) at VGS
ID(on)
⇒ K=
(VGS − VGS(th) )2
DC analysis:
VGS = 0 ⇒ ID = IDSS
VDS = VDD − IDSS RD
RG is used to isolate the AC input from ground.
3.6 MOSFET Bias 15
MOSFET Amplifier
2IDSS
gm0 =
|VGS(of f ) |
• In AC quantities
Id
gm = ⇒ Id = gm Vgs
Vgs
• Equivalent circuit
16
4.3 Common Source Amplifiers 17
0 0
Effect of rds : rds is in parallel with Rd
0
Rd rds
Av = gm 0
Rd + rds
Effect of RS :
Vin = Vgs + Id RS
Vout Id Rd gm Vgs Rd gm Rd
Av = = = =
Vin Vgs + Id RS Vgs + gm Vgs RS 1 + gm RS
Rd < RD , RL
Input resistance :
• ideally = inf
• produced by the reverse biased pn-junction
• at a specific VGS , IGSS is given in the datasheet (IGSS : reverse leakage
current)
• ⇒ Ri n = RG k IVGSS GS
4.3 Common Source Amplifiers 18
Input: gate
Output: source
AC ground: drain
Self biased
Vout = Id (RS k RL )
Vin = Vgs + Id (RS k RL )
Id = gm Vgs
Vout gm (RS k RL )
Av = = ≈1
Vin 1 + gm (RS k RL )
VGS |IGSS
RIN (gate) =
IGSS
Rin = RG k RIN (gate)
Input: source
Output: drain
AC ground: gate
Self biased
20
5.2 The Decibel 21
log x = y ⇔ 10y = x
Examples:
log 100 = 2 102 = 100
log 1 = 0 100 = 1
log 0.1 = −1 10−1 = 0.1
Av = 1200 → Av(dB) = 61.6
Ap = 50 → Ap(dB) = 17
• The reference gain regardless of its value is assigned 0dB and is used for
comparison with other values of gain.
• The midrange gain is selected as reference (0dB) and any lower gain is ex-
pressed as negative dB value.
2
√ 6 dB
2 3 dB
1 0 dB
√1 −3 dB
2
1
2
−6 dB
1
4
−12 dB
1
8
−18 dB
1
16
−24 dB
1
32
−30 dB
1
Av(dB) = 20 log( √ ) = −3dB
2
Example: An amplifier has a midrange rms output voltage of 10V . Find the
rms output voltage for each of the following dB gain reductions with a constant rms
input voltage.
(a) −3dB, (b) −6dB, (c) −12dB, (a) −24dB
Solution: