Diode Circuits Problem
Diode Circuits Problem
Diode Circuits Problem
OLM
l
*Note: Asterisks indicate more difficult problems.
2 Load-Line nalysis
1. a. Using the characteristics of Fig. 152b, determine ID, VD, and VR for the circuit of Fig. 152a.
b. Repeat part (a) using the approximate model for the diode, and compare results.
c. Repeat part (a) using the ideal model for the diode, and compare results.
2. a. Using the characteristics of Fig. 152b, determine ID and VD for the circuit of Fig. 153.
b. Repeat part (a) with R = 0.47 k.
c. Repeat part (a) with R = 0.68 k.
d. Is the level of VD relatively close to 0.7 V in each case?
How do the resulting levels of ID compare? Comment accordingly.
121
DD AA + VD –
Si
ID
+
+
E 12 V R 0.75 k VR
–
–
(a)
ID (mA)
30
25
20
15
10
0 1 2 3 4 5 6 7 8 9 10 11 12 VD (V)
0.7 V
(b)
F. 152
Problems 1 and 2.
3. Determine the value of R for the circuit of Fig. 153 that will result in a diode current of
10 mA if E 5 7 V. Use the characteristics of Fig. 152b for the diode.
4. a. Using the approximate characteristics for the Si diode, determine VD, ID, and VR for the
circuit of Fig. 154.
b. Perform the same analysis as part (a) using the ideal model for the diode.
c. Do the results obtained in parts (a) and (b) suggest that the ideal model can provide a good
approximation for the actual response under some conditions?
+ VD –
+ VD –
ID Si
ID Si + +
+ +
E 30 V R 1.5 k VR
E 6V R 0.2 k VR –
– – –
122
3 eries iode Configurations DD AA
5. Determine the current I for each of the configurations of Fig. 155 using the approximate equiv-
alent model for the diode.
–
+
I
+ –
(a)
(b) (c)
F. 155
Problem 5.
ID
Vo Vo
ID
–6 V
(a) (b)
F. 156
Problems 6 and 49.
12 V
10 k
10 V
(a) (b)
F. 157
Problem 7.
Vo
2.2 k
–20 V
(a) (b)
F. 158
Problem 8.
123
DD AA *9. Determine Vo1 and Vo2 for the networks of Fig. 159.
GaAs kΩ
(a) (b)
F. 159
Problem 9.
20 V
12 V
Ge
GaAs
4V
(a) (b)
F. 160
Problems 10 and 50.
1V
GaAs
–4 V
(a) (b)
F. 161
Problem 11.
12. Determine Vo1, Vo2, and I for the network of Fig. 162.
*13. Determine Vo and ID for the network of Fig. 163.
124
DD AA
+
Si
– GaAs
5 /O ates
14. Determine Vo for the network of Fig. 39 with 0 V on both inputs.
15. Determine Vo for the network of Fig. 39 with 10 V on both inputs.
16. Determine Vo for the network of Fig. 42 with 0 V on both inputs.
17. Determine Vo for the network of Fig. 42 with 10 V on both inputs.
18. Determine Vo for the negative logic OR gate of Fig. 164.
19. Determine Vo for the negative logic AND gate of Fig. 165.
–5 V –5 V
Si Si
0V 0V
Vo Vo
Si Si
1 kΩ 2.2 kΩ
–5 V
125
DD AA id + vd – Vdc = 2 V
Ideal
Ideal vi iL
Vdc = 2 V
+ + vd
– id +
vi 2 kΩ 2 k RL 10 k vL
– –
25. For the network of Fig. 170, sketch vo and determine Vdc.
*26. For the network of Fig. 171, sketch vo and iR.
vi iR
2k
10 V
1 kΩ
+ +
2 0 t vi Si 1 kΩ vo
–10 V – –
*27. a. Given Pmax = 14 mW for each diode at Fig. 172, determine the maximum current rating of
each diode (using the approximate equivalent model).
b. Determine Imax for the parallel diodes.
c. Determine the current through each diode at Vimax using the results of part (b).
d. If only one diode were present, which would be the expected result?
vi Imax
Si
160 V
+
0 t vi Si 4.7 kΩ 68 kΩ
F. 172
Problem 27.
7 ull-Wave ectification
28. A full-wave bridge rectifier with a 120-V rms sinusoidal input has a load resistor of 1 k.
a. If silicon diodes are employed, what is the dc voltage available at the load?
b. Determine the required PIV rating of each diode.
c. Find the maximum current through each diode during conduction.
d. What is the required power rating of each diode?
29. Determine vo and the required PIV rating of each diode for the configuration of Fig. 173. In
addition, determine the maximum current through each diode.
vi
+
100 V
vi Ideal diodes vo
t +
–100 V
2.2 kΩ
–
–
F. 173
Problem 29.
126
*30. Sketch vo for the network of Fig. 174 and determine the dc voltage available. DD AA
vi
+
100 V
Ideal diodes
vi vo
t +
–100 V
2.2 kΩ 2.2 kΩ 2.2 kΩ
–
–
F. 174
Problem 30.
*31. Sketch vo for the network of Fig. 175 and determine the dc voltage available.
vi
+
170 V Ideal 2.2 kΩ
diodes
– vo +
vi
t
2.2 kΩ
–170 V
2.2 kΩ
–
F. 175
Problem 31.
8 Clippers
32. Determine vo for each network of Fig. 176 for the input shown.
8V
+ –
100 kΩ 2 kΩ
F. 176
Problem 32.
33. Determine vo for each network of Fig. 177 for the input shown.
4V
12 V vo
vo
– +
1.8 kΩ 10 kΩ
–12 V
(a) (b)
F. 177
Problem 33.
127
DD AA *34. Determine vo for each network of Fig. 178 for the input shown.
– 4 V + Ideal
+ +
vi 1 kΩ vo
– –
(a) (b)
F. 178
Problem 34.
*35. Determine vo for each network of Fig. 179 for the input shown.
3V
1 kΩ
+ –
Si
+
4V
–
(a) (b)
F. 179
Problem 35.
36. Sketch iR and vo for the network of Fig. 180 for the input shown.
+ –
5.3 V 7.3 V
– +
F. 180
Problem 36.
9 Clampers
37. Sketch vo for each network of Fig. 181 for the input shown.
–
+
(a) (b)
F. 181
Problem 37.
128
38. Sketch vo for each network of Fig. 182 for the input shown. DD AA
Ideal
Ideal +
E
–
(a) (b)
F. 182
Problem 38.
12 V
–12 V +
F. 183
Problem 39.
F. 184
Problem 40.
Design
F. 185
Problem 41.
129
DD AA 10 Zener iodes
*42. a. Determine VL, IL, IZ, and IR for the network of Fig. 186 if RL 5 180 .
b. Repeat part (a) if RL 5 470 .
c. Determine the value of RL that will establish maximum power conditions for the Zener diode.
d. Determine the minimum value of RL to ensure that the Zener diode is in the “on” state.
VZ = 10 V
PZ
max
= 400 mW
F. 186
Problem 42.
*43. a. Design the network of Fig. 187 to maintain VL at 12 V for a load variation (IL) from 0 mA
to 200 mA. That is, determine RS and VZ.
b. Determine PZ max for the Zener diode of part (a).
*44. For the network of Fig. 188, determine the range of Vi that will maintain VL at 8 V and not
exceed the maximum power rating of the Zener diode.
VZ
45. Design a voltage regulator that will maintain an output voltage of 20 V across a 1-k load with
an input that will vary between 30 V and 50 V. That is, determine the proper value of RS and
the maximum current IZM.
46. Sketch the output of the network of Fig. 145 if the input is a 50-V square wave. Repeat for a
5-V square wave.
11 oltage-Multiplier Circuits
47. Determine the voltage available from the voltage doubler of Fig. 123 if the secondary voltage
of the transformer is 120 V (rms).
48. Determine the required PIV ratings of the diodes of Fig. 123 in terms of the peak secondary
voltage Vm.
14 Computer nalysis
49. Perform an analysis of the network of Fig. 156b using PSpice Windows.
50. Perform an analysis of the network of Fig. 161b using PSpice Windows.
51. Perform an analysis of the network of Fig. 162 using PSpice Windows.
52. Perform a general analysis of the Zener network of Fig. 188 using PSpice Windows.
53. Repeat Problem 49 using Multisim.
54. Repeat Problem 50 using Multisim.
55. Repeat Problem 51 using Multisim.
56. Repeat Problem 52 using Multisim.
130
OLO O LC O-M OLM DD AA
l
1. (a) IDQ 15 mA, VDQ 0.85 V, VR 5 11.15 V (b) IDQ 15 mA, VDQ = 0.71 V,
VR 5 11.3 V (c) IDQ = 16 mA, VDQ = 0 V, VR 5 12 V
3. R 5 0.62 k
5. (a) I 5 0 mA (b) I 5 2.895 A (c) I 5 1 A
7. (a) Vo 5 9.17 V (b) Vo 5 10 V
9. (a) Vo1 = 11.3 V, Vo2 = 1.2 V (b) Vo1 = 0 V, Vo2 = 0 V
11. (a) Vo 5 0.3 V, I 5 0.3 mA (b) Vo 5 14.6 V, I 5 3.96 mA
13. Vo 5 6.03 V, ID 5 1.635 mA
15. Vo 5 9.3 V
17. Vo 5 10 V
19. Vo 5 20.7 V
21. Vo 5 4.7 V
23. vi: Vm 5 6.98 V: rd: pos. max 5 0.7 V, neg. peak 5 26.98 V: id: pos. pulse of
3.14 mA
25. Pos. pulse, peak 5 169.68 V, Vdc 5 5.396 V
27. (a) IDmax = 20 mA (b) Imax 5 40 mA (c) ID 5 18.1 mA
(d) ID 5 36.2 mA . IDmax = 20 mA
29. Full rectified waveform, peak 5 2100 V; PIV 5 100 V, Imax 5 45.45 mA
31. Full rectified waveform, peak 5 56.67 V; Vdc 5 36.04 V
33. (a) Pos. pulse of 5.09 V (b) Pos. pulse of 15.3 V
35. (a) Clipped at 4.7 V (b) Pos. clip at 0.7 V, neg. peak 5 211 V
37. (a) 0 V to 40 V swing (b) 25 V to 35 V swing
39. (a) 28 ms (b) 56:1 (c) 21.3 V to 225.3 V swing
41. Network of Fig. 179 with battery reversed
43. (a) Rs 5 20 , VZ 5 12 V (b) PZmax 5 2.4 W
45. Rs 5 0.5 k, IZM 5 40 mA
47. Vo 5 339.36 V
131