Lecture 11b Dynamic Logic
Lecture 11b Dynamic Logic
Lecture 11b Dynamic Logic
A CL
VOut Evaluate
Clk Me
Precharge
Leakage sources
Clk Mp Mkp
A Out
CL
B
Clk Me
Clk Me CB
Ca=15fF B B B !B Cb=15fF
Cc=15fF C C Cd=10fF
Clk
Clk Me
Clk Me
Out1
Voltage
Clk
In Out2
Time, ns
In3 In &
Clk
In4 Out
Clk
Time, ns
Clock feed through
More noise is generated as
EE415 VLSI Design
a result of clock coupling
Other Effects
Clk
Clk Clk
Mp Mp
Out2 In Output signal loss
Out1
In VTn
Out1
Clk Me Clk Me
V
Out2
Clk Me Clk Me
Clk
Clk Mp Clk Mp Mr
Out1
Out2
In1
In2 PDN In4 PDN
In3
Can be eliminated!
but be aware of the
Clk Me Clk Me short circuit path from
delayed clock
Inputs = 0
during precharge
EE415 VLSI Design
Footless Domino
VDD VDD VDD
Clk Me
to other to other
PDNs PUNs