ECE 4121 Lec08Wire

Download as pdf or txt
Download as pdf or txt
You are on page 1of 34

VLSI Design

MOS & Wire Capacitances

[Adapted from Rabaey


Rabaey’s
s Digital Integrated Circuits,
Circuits ©2002,
©2002 JJ. Rabaey et al
al.]]

ECE 4121 L08 Capacitance.1


Review: Delay Definitions

Vin Vout

Vin
Propagation delay
input 50% tp = (tpHL + tpLH)/2
waveform

t
tpHL tpLH
Vout
90%
output
t t
50% signal slopes
waveform
10%
t
tf tr

ECE 4121 L08 Capacitance.2


CMOS Inverter: Dynamic
‰ Transient, or dynamic, response determines the
maximum speed at which a device can be operated.

VDD

Vout = 0

CL tpHL = f(Rn, CL)


Rn

Vin = V DD

ECE 4121 L08 Capacitance.3


Sources of Capacitance
Vout
Vin Vout2
CL

CG4
M2
M4
CDB2
Vout Vout2
Vin
CGD12 Cw
CDB1 M3
M1
CG3

intrinsic MOS transistor capacitances


extrinsic MOS transistor (fanout) capacitances
wiring (interconnect) capacitance
ECE 4121 L08 Capacitance.4
MOS Intrinsic Capacitances

‰ Structure
St t capacitances
it
‰ Channel capacitances
‰ Depletion regions of the reverse-
biased p
pn-junctions
j of the drain and
source

ECE 4121 L08 Capacitance.5


MOS Structure Capacitances
lateral diffusion
Poly Gate

Source Drain
Top view n+ xd xd
W n+

Ldrawn

tox
n+ n+
Leff

Overlap capacitance (linear)


CGSO = CGDO = Cox xd W = Co W

ECE 4121 L08 Capacitance.6


MOS Channel Capacitances
‰ The gate-to-channel capacitance depends upon
the operating region and the terminal voltages

CGS = CGCS + CGSO G CGD = CGCD + CGDO


VGS
+ D
S

-
n+ n+

CGB = CGCB depletion


n channel
p substrate region

B
ECE 4121 L08 Capacitance.7
Review: Summary of MOS Operating Regions
‰ C ff (really
Cutoff ( subthreshold)) VGS ≤ VT
z Exponential in VGS with linear VDS dependence
ID = IS e (qVGS/nkT) (1 - e -(qVDS/kT) ) (1 - λ VDS) where n ≥ 1

‰ Strong Inversion VGS > VT


z Linear (Resistive) VDS < VDSAT = VGS - VT
ID = k’ W/L [(VGS – VT)VDS – VDS2/2] (1+λVDS) κ(VDS)
z Saturated (Constant Current) VDS ≥ VDSAT = VGS - VT
IDSat = k’ W/L [(VGS – VT)VDSAT – VDSAT2/2] (1+λVDS) κ(VDSAT)

VT0(V) γ(V0.5) VDSAT(V) k’(A/V2) λ(V-1)


NMOS 0.43 0.4 0.63 115 x 10-6 0.06
PMOS -0.4
04 -0.4
04 -1
1 30 x 10-66
-30 -0.1
01

ECE 4121 L08 Capacitance.8


Average Distribution of Channel Capacitance

Operation CGCB CGCS CGCD CGC CG


Region
C toff
Cutoff CoxWL 0 0 CoxWL CoxWL +
2CoW
Resistive 0 CoxWL/2 CoxWL/2 CoxWL CoxWL +
2CoW
Saturation 0 (2/3)CoxWL 0 (2/3)CoxWL (2/3)CoxWL +
2CoW

z Channel capacitance
p components
p are nonlinear and
vary with operating voltage
z Most important regions are cutoff and saturation
since that is where the device spends most of its time

ECE 4121 L08 Capacitance.9


MOS Diffusion Capacitances
‰ The junction (or
( diffusion)
ff ) capacitance is from
f the
reverse-biased source-body and drain-body pn-junctions.

G
VGS
+ D
S

-
n+ n+

depletion
n channel
p substrate
b region
i
CSB = CSdiff CDB = CDdiff
B

ECE 4121 L08 Capacitance.10


Source Junction View
channel-stop
h l t
implant (NA+)

W source
bottom plate
(ND)
junction xj channel
depth
substrate ((NA)
side walls
LS

Cdiff = Cbp + Csw = Cj AREA + Cjsw PERIMETER

= Cj LS W + Cjsw (2LS + W)
ECE 4121 L08 Capacitance.11
Review: Reverse Bias Diode
‰ All diodes in MOS digital circuits are reverse
biased; the dynamic response of the diode +
is determined by depletion-region charge or VD
junction capacitance -
Cj = Cj0/((1 – VD)/φ0)m
where Cj0 is the capacitance under zero-bias conditions (a
function of physical parameters), φ0 is the built-in potential
((a function of p
physical
y p
parameters and temperature)
p )
and m is the grading coefficient
z m = ½ for an abrupt
p jjunction ((transition from n to p
p-material is
instantaneous)
z m = 1/3 for a linear (or graded) junction (transition is gradual)

‰ Nonlinear
N li d
dependence
d (th
(thatt d
decreases with
ith iincreasing
i
reverse bias)
ECE 4121 L08 Capacitance.12
Junction Capacitance

ECE 4121 L08 Capacitance.13


Reverse-Bias Diode Junction Capacitance
2

1.5 abrupt (m=1/2)


F)
Cj (fF

0.5 linear (m=1/3) Cj0

0
-5 -4 -3 -2 -1 0 1
VD (V)

ECE 4121 L08 Capacitance.14


MOS Capacitance Model

CGS = CGCS + CGSO G CGD = CGCD + CGDO

CGS CGD

S D
CSB CGB CDB

CSB = CSdiff B CDB = CDdiff


CGB = CGCB

ECE 4121 L08 Capacitance.15


Transistor Capacitance Values for 0.25μ
Example: For an NMOS with L = 0 24 μm,
0.24 μm W = 0.36
0 36 μm,
μm
LD = LS = 0.625 μm
CGSO = CGDO = Cox xd W = Co W =
CGC = Cox WL =
so Cgate_cap
gate cap = CoxWL + 2CoW =

Cbp = Cj LS W =
Csw = Cjsw (2LS + W) =
so Cdiffusion_cap =

Cox Co Cj mj φb Cjsw mjsw φbsw


(fF/μm2) (fF/μm) (fF/μm2) (V) (fF/μm) (V)
NMOS 6 0.31
0 31 2 0.5
0 5 0.9
09 0.28
0 28 0.44
0 44 0.9
0 9
PMOS 6 0.27 1.9 0.48 0.9 0.22 0.32 0.9
ECE 4121 L08 Capacitance.16
Transistor Capacitance Values for 0.25μ
Example: For an NMOS with L = 0 24 μm,
0.24 μm W = 0.36
0 36 μm,
μm
LD = LS = 0.625 μm
CGSO = CGDO = Cox xd W = Co W = 0.11 fF
CGC = Cox WL = 0.52 fF
so Cgate_cap
gate cap = CoxWL + 2CoW = 0.74 fF

Cbp = Cj LS W = 0.45 fF
Csw = Cjsw (2LS + W) = 0.450 45 fF
so Cdiffusion_cap = 0.90 fF

Cox Co Cj mj φb Cjsw mjsw φbsw


(fF/μm2) (fF/μm) (fF/μm2) (V) (fF/μm) (V)
NMOS 6 0.31
0 31 2 0.5
0 5 0.9
09 0.28
0 28 0.44
0 44 0.9
0 9
PMOS 6 0.27 1.9 0.48 0.9 0.22 0.32 0.9
ECE 4121 L08 Capacitance.17
Review: Sources of Capacitance
Vout
Vin Vout2
CL

CG4
M2
M4

CDB2
CGD12pdrain Vout Vout2
Vin
ndrain
Cw
CDB1
M1 M3
CG3

intrinsic MOS transistor capacitances


extrinsic MOS transistor (fanout) capacitances
wiring (interconnect) capacitance
ECE 4121 L08 Capacitance.18
Gate-Drain Capacitance: The Miller Effect
‰ M1 and M2 are either in cut-off or in saturation.
saturation
‰ The floating gate-drain capacitor is replaced by a
capacitance-to-ground
p g (g
(gate-bulk capacitor).
p )

ΔV CGD1 Vout
Vout ΔV
Vin 2CGB1
ΔV
ΔV
M1 M1
Vin

‰ A capacitor experiencing identical but opposite voltage


swings at both its terminals can be replaced by a
p
capacitor to g
ground whose value is two times the original
g
value
ECE 4121 L08 Capacitance.19
Drain-Bulk Capacitance: Keq’s (for 2.5 μm)
‰ We can simplify the diffusion capacitance calculations
even further by using a Keq to relate the linearized
p
capacitor to the value of the jjunction capacitance
p under
zero-bias
Ceq = Keq Cj0

high-to-low low-to-high
Keqbp Keqsw Keqbp Keqsw
NMOS 0 57
0.57 0 61
0.61 0 79
0.79 0 81
0.81
PMOS 0.79 0.86 0.59 0.7

ECE 4121 L08 Capacitance.20


Extrinsic (Fan-Out) Capacitance
‰ The extrinsic, or fan-out,
f capacitance is the total gate
capacitance of the loading gates M3 and M4.
Cfan-out = Cgate (NMOS) + Cgate (PMOS)
= (CGSOn+ CGDOn+ WnLnCox) + (CGSOp+ CGDOp+ WpLpCox)

‰ Simplification of the actual situation


z Assumes all the components of Cgate are between Vout and GND
(or VDD)
z Assumes the channel capacitances of the loading gates are constant

ECE 4121 L08 Capacitance.21


Layout of Two Chained Inverters
VDD

PMOS
1.125/0.25

1.2μm
=2λ
Out
In
Metal1

Polysilicon

0.125 0.5
NMOS
0.375/0.25 GND

W/L AD (μm2) PD (μm) AS (μm2) PS (μm)


NMOS 0.375/0.25
0 375/0 25 03
0.3 1 875
1.875 03
0.3 1 875
1.875
PMOS 1.125/0.25 0.7 2.375 0.7 2.375
ECE 4121 L08 Capacitance.22
Components of CL (0.25 μm)

Expression Value (fF) Value (fF)


C Term H→L L→H
CGD1 2 Con Wn 0 23
0.23 0 23
0.23
CGD2 2 Cop Wp 0.61 0.61
CDB1 KeqbpnADnCj + KeqswnPDnCjsw 0 66
0.66 0 90
0.90
CDB2 KeqbppADpCj + KeqswpPDpCjsw 1.5 1.15
CG3 (2 Con)Wn + CoxWnLn 0 76
0.76 0 76
0.76
CG4 (2 Cop)Wp + CoxWpLp 2.28 2.28
Cw from extraction 0.12 0.12
CL ∑ 6.1 6.0

ECE 4121 L08 Capacitance.23


Wiring Capacitance

‰ The wiring capacitance depends upon the length and


width
idth off th
the connecting
ti wires
i and
d iis a ffunction
ti off th
the
fan-out from the driving gate and the number of fan-out
gates.
‰ Wiring capacitance is growing in importance with the
scaling of technology.

ECE 4121 L08 Capacitance.24


Parallel Plate Wiring Capacitance

current flow

electrical field lines


W
H
tdi dielectric (SiO2)

substrate

permittivity
constant Cpp = (εdi/tdi) WL
((SiO2= 3.9))

ECE 4121 L08 Capacitance.25


Permittivity Values of Some Dielectrics
Material εdi
Free space 1
T fl AF
Teflon 21
2.1
Aromatic thermosets (SiLK) 2.6 – 2.8
Polyimides (organic) 3 1 – 3.4
3.1 34
Fluorosilicate glass (FSG) 3.2 – 4.0
Silicon dioxide 3.9 – 4.5
Glass epoxy (PCBs) 5
Silicon nitride 7.5
Al i ((package)
Alumina k ) 95
9.5
Silicon 11.7

ECE 4121 L08 Capacitance.26


Sources of Interwire Capacitance

Cwire = Cpp + Cfringe + Cinterwire


= (εdi/tdi)WL
+ (2πεdi)/log(tdi/H)
+ (εdi/tdi)HL

fringe
g

interwire

pp

ECE 4121 L08 Capacitance.27


Impact of Fringe Capacitance

H/tdi = 1

H/tdi = 0.5
05

Cpp

W/tdi (from [Bakoglu89])

ECE 4121 L08 Capacitance.28


Impact of Interwire Capacitance

(from [Bakoglu89])

ECE 4121 L08 Capacitance.29


Insights
‰ For W/H
/ < 1.5, the fringe
f component dominates the
parallel-plate component. Fringing capacitance can
increase the overall capacitance by a factor of 10 or more.
‰ When W < 1.75H interwire capacitance starts to dominate
‰ Interwire capacitance is more pronounced for wires in the
higher interconnect layers (further from the substrate)
‰ Rules of thumb
z Never run wires in diffusion
z Use poly only for short runs
z Sh t wires
Shorter i – lower
l R and
dC
z Thinner wires – lower C but higher R

‰ Wire delay nearly proportional to L2

ECE 4121 L08 Capacitance.30


Wiring Capacitances
Field Active Poly Al1 Al2 Al3 Al4
Poly 88
54 pp in aF/μm2
Al1 30 41 57 fringe in aF/μm
40 47 54
Al2 13 15 17 36
25 27 29 45
Al3 8.9 9.4 10 15 41
18 19 20 27 49
Al4 6.5 6.8 7 8.9 15 35
14 15 15 18 27 45
Al5 5.2 5.4 5.4 6.6 9.1 14 38
12 12 12 14 19 27 52

Poly Al1 Al2 Al3 Al4 Al5


Interwire Cap 40 95 85 85 85 115
per unit wire length in aF/μm for minimally-spaced wires
ECE 4121 L08 Capacitance.31
Dealing with Capacitance

‰ Low capacitance (low-k) dielectrics (insulators) such


as polymide or even air instead of SiO2
z family of materials that are low-k
low k dielectrics
z must also be suitable thermally and mechanically and
z compatible with (copper) interconnect

‰ Copper interconnect allows wires to be thinner without


increasing their resistance, thereby decreasing
interwire capacitance
‰ SOI (silicon on insulator) to reduce junction
capacitance

ECE 4121 L08 Capacitance.32


Next Time: Dealing with Resistance

‰ MOS structure resistance - Ron


‰ Wiring resistance
‰ Contact resistance

ECE 4121 L08 Capacitance.33


Next Lecture and Reminders
‰ Next lecture
z MOS resistance
- Reading assignment – Rabaey, et al, 4.3.2, 4.4.1-4.4.4

ECE 4121 L08 Capacitance.34

You might also like