ECE 4121 Lec08Wire
ECE 4121 Lec08Wire
ECE 4121 Lec08Wire
Vin Vout
Vin
Propagation delay
input 50% tp = (tpHL + tpLH)/2
waveform
t
tpHL tpLH
Vout
90%
output
t t
50% signal slopes
waveform
10%
t
tf tr
VDD
Vout = 0
Vin = V DD
CG4
M2
M4
CDB2
Vout Vout2
Vin
CGD12 Cw
CDB1 M3
M1
CG3
Structure
St t capacitances
it
Channel capacitances
Depletion regions of the reverse-
biased p
pn-junctions
j of the drain and
source
Source Drain
Top view n+ xd xd
W n+
Ldrawn
tox
n+ n+
Leff
-
n+ n+
B
ECE 4121 L08 Capacitance.7
Review: Summary of MOS Operating Regions
C ff (really
Cutoff ( subthreshold)) VGS ≤ VT
z Exponential in VGS with linear VDS dependence
ID = IS e (qVGS/nkT) (1 - e -(qVDS/kT) ) (1 - λ VDS) where n ≥ 1
z Channel capacitance
p components
p are nonlinear and
vary with operating voltage
z Most important regions are cutoff and saturation
since that is where the device spends most of its time
G
VGS
+ D
S
-
n+ n+
depletion
n channel
p substrate
b region
i
CSB = CSdiff CDB = CDdiff
B
W source
bottom plate
(ND)
junction xj channel
depth
substrate ((NA)
side walls
LS
= Cj LS W + Cjsw (2LS + W)
ECE 4121 L08 Capacitance.11
Review: Reverse Bias Diode
All diodes in MOS digital circuits are reverse
biased; the dynamic response of the diode +
is determined by depletion-region charge or VD
junction capacitance -
Cj = Cj0/((1 – VD)/φ0)m
where Cj0 is the capacitance under zero-bias conditions (a
function of physical parameters), φ0 is the built-in potential
((a function of p
physical
y p
parameters and temperature)
p )
and m is the grading coefficient
z m = ½ for an abrupt
p jjunction ((transition from n to p
p-material is
instantaneous)
z m = 1/3 for a linear (or graded) junction (transition is gradual)
Nonlinear
N li d
dependence
d (th
(thatt d
decreases with
ith iincreasing
i
reverse bias)
ECE 4121 L08 Capacitance.12
Junction Capacitance
0
-5 -4 -3 -2 -1 0 1
VD (V)
CGS CGD
S D
CSB CGB CDB
Cbp = Cj LS W =
Csw = Cjsw (2LS + W) =
so Cdiffusion_cap =
Cbp = Cj LS W = 0.45 fF
Csw = Cjsw (2LS + W) = 0.450 45 fF
so Cdiffusion_cap = 0.90 fF
CG4
M2
M4
CDB2
CGD12pdrain Vout Vout2
Vin
ndrain
Cw
CDB1
M1 M3
CG3
ΔV CGD1 Vout
Vout ΔV
Vin 2CGB1
ΔV
ΔV
M1 M1
Vin
high-to-low low-to-high
Keqbp Keqsw Keqbp Keqsw
NMOS 0 57
0.57 0 61
0.61 0 79
0.79 0 81
0.81
PMOS 0.79 0.86 0.59 0.7
PMOS
1.125/0.25
1.2μm
=2λ
Out
In
Metal1
Polysilicon
0.125 0.5
NMOS
0.375/0.25 GND
current flow
substrate
permittivity
constant Cpp = (εdi/tdi) WL
((SiO2= 3.9))
fringe
g
interwire
pp
H/tdi = 1
H/tdi = 0.5
05
Cpp
(from [Bakoglu89])