Design A Logic Probe
Design A Logic Probe
Design A Logic Probe
Experiment 20
Design Specifications
Design a logic probe as shown in the block diagram of Figure 1 of
Experiment 20 with a signal input lead, a ground lead, and a power
input lead.
The logic probe should have three output LEDs. Only one LED at a
time should light when the input is a steady DC level between zero
and +5 V.
LED 1 should light when the input voltage is below 0.8 V.
LED 2 should light (a) when the input is open (floating) or (b) when the
input voltage is between 0.8 and 2.2 V.
LED 3 should light when the input voltage is above 2.2 V.
All voltage levels have a tolerance of approximately 12%.
Your design should use only one LM324 chip. You may use
all four of the LM324's op amps. No extra credit will be
awarded.
You may use either the +5 or +9V ANDY board supply or a DC
voltage supplied by the Velleman function generator.
Discrete LEDs
Vdc
Set to the difference in the voltage needed on the
anode to turn the LED on
Our red and green LEDs need ~ 2.2V.
Voltage Comparator
Op Amp circuit without a feedback
component.
Output voltage changes to force the negative
input voltage to equal the positive input voltage.
Maximum value of the output voltage, Vo, is V+ if the
negative input voltage, v1, is less than the positive input
voltage, v2.
Minimum value of the output voltage, Vo, is V- if the
negative input voltage, v1, is greater than the positive
input voltage, v2.
Example: DC Sweep of V2
Output voltage of the LM324
(voltage marker) will change from
V- to V+ when V2 equals the
voltage at the - input pin (4.5V).
LED
The light emitting diode (discrete
as well as any one of the LEDs in
the 10 segment LED display) is
modeled as a battery in series
with Dbreak.
A resistor is needed in series to
limit the current to under 10mA.
DC Sweep
Nonideal Op Amps
The output voltage of an ideal Op Amp is either V+
(VPOS) or V- (VNEG).
The output voltage of a real Op Amp, such as the LM
324, is not quite 9V (supposed to be 1.5V less than V+).
To measure exactly what the maximum voltage is,
disconnect the all components on the output of the LM
324, place a 1-10 kW resistor on the output pin, and apply
a volt on the + input terminal that is greater than the
voltage on the input terminal and measure the voltage
between the output pin and ground.
Use this voltage when you determine the resistor to use in series
with the LED to limit the LED current to 10mA.
Alternative Implementation
Output voltage switched from roughly 0V to -9V when Vin > Vref.
http://www.national.com/ds/LM/LM124.pdf
The Notch
The recessed U on
the DIP (dual inline
package) package
should be matched
with the image when
looking down at the
package after it has
been inserted into
the breadboard.
Final Report
Your report should explain the design principles you used and must include
additional schematic diagrams for each of the following steps showing the
locations of any PSpice voltage and/or current probes with the following
PSpice screen snapshots:
Schematic diagram showing the bias voltages (Procedure Part B, step 6).
PSpice graph of logic probe input voltage versus the output voltages from the op
amps (Procedure Part B, step 7). The graph should cover the entire range of
voltages that illustrate all three logic levels.
PSpice graph of logic probe input voltage versus the voltage across the series
combination of an LED and its current limiting resistor using at least one PSpice
differential voltage probe (Procedure Part B, step 8).
PSpice graph of reduced logic probe input voltage (using the circuit in Figure 2)
versus the current through each of the three LEDs (Procedure Part B, step 9).
In addition to the PSpice graphs described above, you should also include
tabulated, numerical data from the graphs described in steps 79 in the
procedure above.
Finally, your report should contain a table of the turn-on and turn-off
voltages for each LED and a discussion of the hysteresis of these voltages.
If there is significant hysteresis, how might you modify your design to eliminate
these effects?