CA5260, CA5260A: Features
CA5260, CA5260A: Features
CA5260, CA5260A: Features
Ordering Information
PART NUMBER PART TEMP. RANGE PACKAGE PKG.
(Note 3) MARKING (°C) (Pb-Free) DWG. #
CA5260AM96 (Note 1) 5260A -55 to +125 8 Ld SOIC (Tape and Reel) M8.15
CA5260MZ96 (Note 2) CA5260 MZ -55 to +125 8 Ld SOIC M8.15
CA5260M (Notes 1) 5260 -55 to +125 8 Ld SOIC (Tape and Reel) M8.15
NOTES:
1. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin
plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free
products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information page for CA5260, CA5260A. For more information on MSL please see
techbrief TB363.
NOTES:
4. Short circuit may be applied to ground or to either supply.
5. JA is measured with the component mounted on an evaluation PC board in free air.
Electrical Specifications Typical Values Intended Only for Design Guidance, V+ = 5V, V- = 0V, TA = +25°C, Unless Otherwise Specified
TYPICAL VALUES
Overshoot OS 10 10 %
Settling Time (To <0.1%, VIN = 4VP-P) tS CL = 25pF, RL = 2k 1.8 1.8 µs
(Voltage Follower)
CA5260 CA5260A
TEST
PARAMETER SYMBOL CONDITIONS MIN TYP MAX MIN TYP MAX UNITS
Input Offset Voltage VIO VO = 2.5V - 2 15 - 1.5 4 mV
CA5260 CA5260A
TEST
PARAMETER SYMBOL CONDITIONS MIN TYP MAX MIN TYP MAX UNITS
NOTE:
6. For V+ = 4.5V and V- = GND; VOUT = 0.5V to 3.2V at RL = 10k
CA5260 CA5260A
TEST MIN MAX MIN MAX
PARAMETER SYMBOL CONDITIONS (Note 8) TYP (Note 8) (Note 8) TYP (Note 8) UNITS
Input Offset Voltage VIO VO = 2.5V - 3 20 - 2 15 mV
Input Offset Current IIO VO = 2.5V - 1 10 - 1 10 nA
Input Current II VO = 2.5V - 2 15 - 2 15 nA
Common Mode Rejection Ratio CMRR VCM = 0 to 1V 60 78 - 65 78 - dB
VCM = 0 to 2.5V 50 60 - 50 60 - dB
Common Mode Input Voltage VlCR+ 2.5 3 - 2.5 3 - V
Range
VlCR- - -0.5 0 - -0.5 0 V
Power Supply Rejection Ratio PSRR V+ = 1V; 60 65 - 62 65 - dB
V- = 1V
Large Signal Voltage Gain (Note 7) AOL RL = , 70 78 - 70 78 - dB
VO = 0.5 to 4V
RL = 10k, 60 65 - 60 65 - dB
VO = 0.5 to 3.6V
Source Current ISOURCE VO = 0V 1.3 1.6 - 1.3 1.6 - mA
Sink Current ISINK VO = 5V 1.2 1.4 - 1.2 1.4 - mA
Output Voltage VOM+ RL = 4.99 5 - 4.99 5 - V
VOM- - 0 0.01 - 0 0.01 V
VOM+ RL = 10k 4.2 4.4 - 4.2 4.4 - V
VOM- - 0 0.01 - 0 0.01 V
VOM+ RL = 2k 2.5 2.7 - 2.5 2.7 - V
VOM- - 0 0.01 - 0 0.01 V
Supply Current ISUPPLY VO = 0V - 1.65 2.2 - 1.65 2.2 mA
VO = 2.5V - 1.95 2.35 - 1.95 2.35 mA
NOTES:
7. For V+ = 4.5V and V- = GND; VOUT = 0.5V to 3.2V at RL = 10k
8. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization
and are not production tested.
Electrical Specifications Each Amplifier at TA = +25°C, V+ = 15V, V- = 0V, Unless Otherwise Specified
CA5260 CA5260A
TEST
PARAMETER SYMBOL CONDITIONS MIN TYP MAX MIN TYP MAX UNITS
IOM- (Sink) 12 20 45 12 20 45 mA
Schematic Diagram
V+
8
AMPLIFIER A AMPLIFIER B
Q6 Q7 Q21 Q20
Q11 Q10 Q9 Q23 Q25
D2 D3 D6 D7 Q24
D1 D4 D5 D8
R5 R12
2k 2k
Q1 Q2 Q8 Q22 Q16
Q12 C1 C2 Q15 Q26
R4 30pF 30pF R11
Q14 Q13 R3 1k 1k R10 Q27 Q28
1k Q5 Q19 1k C4 R13
R6
200k C3 200k
R7 Q3 Q4 Q18 Q17 R14
300k 300
R1 R2 R9 R8
1k 1k 1k 1k
3 2 1 7 6 5 4
+IN -IN OUT -IN +IN V-
N
M8.15 (JEDEC MS-012-AA ISSUE C)
8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE
INDEX
AREA H 0.25(0.010) M B M
INCHES MILLIMETERS
E
SYMBOL MIN MAX MIN MAX NOTES
-B-
A 0.0532 0.0688 1.35 1.75 -