Disruptive Developments
Disruptive Developments
Disruptive Developments
Disruptive Developments
Disruptive Developments
ASE‟s FOCoS
TSMC InFO
Intel
2.5D silicon EMIB
interposer
package
CoWoS
Stacked DRAM
(3DS)
Amkor‟s PossumTM
(F2F)
Disruptive Developments
IMEC
3D-Roadmap
Source:
[1] D.S. Green, “DARPA‟s CHIPS Program, and Making Heterogeneous Integration Common”, 3D-ASIP 2017
[2] S. Shumarayev, “Heterogeneous Platform – Innovation with Partners”, 3D ASIP 2017
[3] S. Iyer, “3D-SOCs Through Advanced Packaging”, 3D-ASIP 2016
Disruptive Developments
a)
present
c)
b)
future
Disruptive Developments
Strength
• 2µ@3σ global*)
pick & place accuracy
• Roadmap: 1µ@3σ global*)
pick & place accuracy
*) „global„ means: no local fiducials!
European patent
EP 1 802 192 A1
Principle
1. tool reference marks next to the die
2. upward camera determines position of die fiducial
relative to tool reference mark
3. downward camera determines position of substrate fiducial
relative to tool reference mark
4. Calculation of resulting misalignment and correction with ‚Nano Actor„
May-2018 ECTC 2018 - Disruptive Developments for Advanced Die Attach 19
Enhanced Clean Capability
Throughput Target:
• 20.000+ chips/hour
• ϕ300 or 650x550 mm
Disruptive Developments