Microsemi SmartFusion2 and IGLOO2 Datasheet DS0128 V12
Microsemi SmartFusion2 and IGLOO2 Datasheet DS0128 V12
Microsemi SmartFusion2 and IGLOO2 Datasheet DS0128 V12
Datasheet
IGLOO2 FPGA and SmartFusion2 SoC FPGA
Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of
its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the
application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have
been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any
performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all
performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not
Microsemi Headquarters
rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer’s responsibility to
One Enterprise, Aliso Viejo, independently determine suitability of any products and to test and verify the same. The information provided by Microsemi
CA 92656 USA hereunder is provided “as is, where is” and with all faults, and the entire risk associated with such information is entirely
Within the USA: +1 (800) 713-4113 with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP
Outside the USA: +1 (949) 380-6100 rights, whether with regard to such information itself or anything described by such information. Information provided in this
Sales: +1 (949) 380-6136 document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this
Fax: +1 (949) 215-4996 document or to any products and services at any time without notice.
Email: [email protected]
www.microsemi.com
About Microsemi
©2018 Microsemi, a wholly owned Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of
subsidiary of Microchip Technology Inc. All semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets.
rights reserved. Microsemi and the Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and
Microsemi logo are registered trademarks of ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's
Microsemi Corporation. All other trademarks standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication
and service marks are the property of their solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and
midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.
respective owners.
1 Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
1.1 Revision 12.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
1.2 Revision 11.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
1.3 Revision 10.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
1.4 Revision 9.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
1.5 Revision 8.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
1.6 Revision 7.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
1.7 Revision 6.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
1.8 Revision 5.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
1.9 Revision 4.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
1.10 Revision 3.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
1.11 Revision 2.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
1.12 Revision 1.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
1 Revision History
The revision history describes the changes that were implemented in the document. The changes are
listed by revision, starting with the current publication.
• Updated Quiescent Supply Current for 060 in Table 11, page 13 and Table 12, page 14 (SAR
74483).
• Updated programming currents for 060 in Table 13, page 14, Table 14, page 14, and Table 15,
page 15.
• Added DEVRST_B assertion tables (SAR 74708).
• Updated I/O speeds for LVDS 3.3 V in Table 18, page 20 and Table 21, page 21 (SAR 69829).
• Updated Table 24, page 23 (SAR 69418).
• Updated Table 25, page 23, Table 26, page 24, Table 27, page 24 (SAR 74570).
• Updated all AC/DC table to link to the Input Capacitance, Leakage Current, and Ramp Time,
page 23 for reference (SAR 69418).
• Added Table 244, page 94 and Table 256, page 99 (SAR 73971).
• Updated the SerDes Electrical and Timing AC and DC Characteristics, page 120 (SAR 71171).
• Added the DEVRST_N Characteristics, page 116 (SAR 64100, 72103).
• Added Table 298, page 121 (SAR 71897).
• Updated Table 25, page 23, Table 26, page 24, and Table 27, page 24 (SAR 74570).
• Added 060 devices in Table 277, page 107, Table 278, page 108, and Table 279, page 108 (SAR
57898).
• Updated duty cycle parameter of crystal in Table 280, page 109 and Table 281, page 109 (SAR
57898).
• Added 32 KHz mode PLL acquisition time in Table 282, page 110 (SAR 68281).
• Updated Table 293, page 119 for 060 devices (SAR 57828).
• Updated Table 297, page 121 for CID value (SAR 70878).
Microsemi’s mainstream SmartFusion®2 SoC and IGLOO®2 FPGA families integrate an industry
standard 4-input lookup table-based (LUT) FPGA fabric with integrated math blocks, multiple embedded
memory blocks, and high-performance SerDes communication interfaces on a single chip. Both families
benefit from low-power flash technology and are the most secure and reliable FPGAs in the industry.
These next generation devices offer up to 150K Logic Elements, up to 5 MBs of embedded RAM, up to
16 SerDes lanes, and up to four PCI Express Gen 2 endpoints, as well as integrated hard DDR3 memory
controllers with error correction.
SmartFusion2 devices integrate an entire low-power, real-time microcontroller subsystem (MSS) with a
rich set of industry-standard peripherals including Ethernet, USB, and CAN, while IGLOO2 devices
integrate a high-performance memory subsystem with on-chip flash, 32 Kbyte embedded SRAM, and
multiple DMA controllers.
The following table shows the data security densities and development status of the IGLOO2 FPGA and
SmartFusion2 SoC FPGA devices.
2.2 References
The following documents are recommended references:
• PB0121: IGLOO2 Product Brief
• DS0124: IGLOO2 Pin Descriptions
• PB0115: SmartFusion2 SoC FPGA Product Brief
• DS0115: SmartFusion2 Pin Descriptions
All product documentation for IGLOO2 and SmartFusion2 is available at:
http://www.microsemi.com/products/fpga-soc/fpga/igloo2-fpga
http://www.microsemi.com/products/fpga-soc/soc-fpga/smartfusion2#overview
1. For flash programming and retention maximum limits, see Table 5, page 8. For recommended operating conditions, see Table 4,
page 7.
Note: Power supply ramps must all be strictly monotonic, without plateaus.
Retention
Product Programming Operating Programming Digest Digest (Biased/
Grade Element Temperature Temperature Cycles Temperature Cycles Unbiased)
Commercial FPGA Min TJ = 0 °C Min TJ = 0 °C 500 Min TJ = 0 °C 2000 20 years
Max TJ = 85 °C Max TJ = 85 °C Max TJ = 85 °C
Industrial1 FPGA Min TJ = –40 °C Min TJ = –40 °C 500 Min TJ = –40 °C 2000 20 years
Max TJ = 100 °C Max TJ = 100 °C Max TJ = 100 °C
Note: The retention specification is defined as the total number of programing and digest cycles. For example,
20 years of retention after 500 programming cycles.
Note: The digest cycle specification is 2000 digest cycles for every program cycle with a maximum of 500
programming cycles.
Note: If your product qualification requires accelerated programming cycles, see Microsemi SoC Products
Quality and Reliability Report about recommended methodologies.
Maximum
Product Programming Operating Programming Retention
Grade Element Temperature Temperature Cycles (Biased/Unbiased)
Commercial Embedded flash Min TJ = 0 °C Min TJ = 0 °C < 1000 cycles per page, 20 years
Max TJ = 85 °C Max TJ = 85 °C up to two million cycles
per eNVM array
Min TJ = 0 °C < 10000 cycles per page, 10 years
Max TJ = 85 °C up to 20 million cycles per
eNVM array
Industrial Embedded flash Min TJ = –40 °C Min TJ = –40 °C < 1000 cycles per page, 20 years
Max TJ = 100 °C Max TJ = 100 °C up to two million cycles
per eNVM array
Min TJ = –40 °C < 10000 cycles per page, 10 years
Max TJ = 100 °C up to 20 million cycles per
eNVM array
Note: If your product qualification requires accelerated programming cycles, see Microsemi SoC Products
Quality and Reliability Report about recommended methodologies.
1. HTR Lifetime is the period during which a verify failure is not expected due
to flash leakage.
EQ 1
TJ – TB
JB = ------------------
-
P
EQ 2
TJ – TC
JC = ------------------
-
P
EQ 3
where
TJ = Junction temperature
TA = Ambient temperature
TC = Case temperature
2.3.1.2.1 Theta-JA
Junction-to-ambient thermal resistance (JA) is determined under standard conditions specified by
JEDEC (JESD-51), but it has little relevance in the actual performance of the product. It must be used
with caution, but it is useful for comparing the thermal performance of one package with another.
The maximum power dissipation allowed is calculated using EQ4.
T J(MAX) – T A(MAX)
Maximum power allowed = --------------------------------------------
-
JA
EQ 4
The absolute maximum junction temperature is 100 °C. EQ5 shows a sample calculation of the absolute
maximum power dissipation allowed for the M2GL050T-FG896 package at commercial temperature and
in still air, where:
EQ 5
The power consumption of a device can be calculated using the Microsemi SoC Products Group power
calculator. The device's power consumption must be lower than the calculated maximum power
dissipation by the package.
If the power consumption is higher than the device's maximum allowable power dissipation, a heat sink
may be attached to the top of the case, or the airflow inside the system must be increased.
2.3.1.2.2 Theta-JB
Junction-to-board thermal resistance (JB) measures the ability of the package to dissipate heat from the
surface of the chip to the PCB. As defined by the JEDEC (JESD-51) standard, the thermal resistance
from the junction to the board uses an isothermal ring cold plate zone concept. The ring cold plate is
simply a means to generate an isothermal boundary condition at the perimeter. The cold plate is
mounted on a JEDEC standard board with a minimum distance of 5.0 mm away from the package edge.
2.3.1.2.3 Theta-JC
Junction-to-case thermal resistance (JC) measures the ability of a device to dissipate heat from the
surface of the chip to the top or bottom surface of the package. It is applicable to packages used with
external heat sinks. Constant temperature is applied to the surface, which acts as a boundary condition.
This only applies to situations where all or nearly all of the heat is dissipated through the surface in
consideration.
Table 11 • SmartFusion2 and IGLOO2 Quiescent Supply Current (VDD = 1.2 V) – Typical Process
Symbol Modes 005 010 025 050 060 090 150 Unit Conditions
IDC1 Non- 6.2 6.9 8.9 13.1 15.3 15.4 27.5 mA Typical
Flash*Freeze (TJ = 25 °C)
24.0 28.4 40.6 67.8 80.6 81.4 144.7 mA Commercial
(TJ = 85 °C)
35.2 41.9 60.5 102.1 121.4 122.6 219.1 mA Industrial
(TJ = 100 °C)
Table 11 • SmartFusion2 and IGLOO2 Quiescent Supply Current (VDD = 1.2 V) – Typical Process
Symbol Modes 005 010 025 050 060 090 150 Unit Conditions
IDC2 Flash*Freeze 1.4 2.6 3.7 5.1 5.0 5.1 8.9 mA Typical
(TJ = 25 °C)
12.0 20.0 26.6 35.3 35.4 35.7 57.8 mA Commercial
(TJ = 85 °C)
18.5 30.8 41.0 54.5 54.5 55.0 89.0 mA Industrial
(TJ = 100 °C)
Table 12 • SmartFusion2 and IGLOO2 Quiescent Supply Current (VDD = 1.26 V) – Worst-Case Process
Symbol Modes 005 010 025 050 060 090 150 Unit Conditions
IDC1 Non- 43.8 57.0 84.6 132.3 161.4 163.0 242.5 mA Commercial
Flash*Freeze (TJ= 85 °C)
65.3 85.7 127.8 200.9 245.4 247.8 369.0 mA Industrial
(TJ = 100 °C)
IDC2 Flash*Freeze 29.1 45.6 51.7 62.7 69.3 70.0 84.8 mA Commercial
(TJ = 85 °C)
44.9 70.3 79.7 96.5 106.8 107.8 130.6 mA Industrial
(TJ = 100 °C)
Power Supplies Voltage (V) 005 010 025 050 060 090 1501 Unit
VDD 1.26 46 53 55 58 30 42 52 mA
VPP 3.46 8 11 6 10 9 12 12 mA
VPPNVM 3.46 1 2 2 3 3 3 mA
VDDI 2.62 31 16 17 1 12 12 81 mA
3.46 62 31 36 1 12 17 84 mA
Number of banks 7 8 8 10 10 9 19
Power Supplies Voltage (V) 005 010 025 050 060 090 1501 Unit
VDD 1.26 44 53 55 58 33 41 51 mA
VPP 3.46 6 5 3 15 8 11 12 mA
VPPNVM 3.46 1 0 0 1 1 1 mA
VDDI 2.62 31 16 17 1 12 11 81 mA
3.46 61 32 36 1 12 17 84 mA
Number of banks 7 8 8 10 10 9 19
Table 15 • Inrush Currents at Power up, –40 °C <= TJ <= 100 °C – Typical Process
Power Supplies Voltage (V) 005 010 025 050 060 090 150 Unit
VDD 1.26 25 32 38 48 45 77 109 mA
VPP 3.46 33 49 36 180 13 36 51 mA
VDDI 2.62 134 141 161 187 93 272 388 mA
Number of banks 7 8 8 10 10 9 19
Table 16 • Average Junction Temperature and Voltage Derating Factors for Fabric Timing Delays
The following table lists the timing model parameters in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
Table 17 • Timing Model Parameters
Index Symbol Description –1 Unit For More Information
A TPY Propagation delay of DDR3 receiver 1.605 ns See Table 137, page 50
B TICLKQ Clock-to-Q of the input data register 0.16 ns See Table 221, page 71
TISUD Setup time of the input data register 0.357 ns See Table 221, page 71
C TRCKH Input high delay for global clock 1.53 ns See Table 227, page 78
TRCKL Input low delay for global clock 0.897 ns See Table 227, page 78
D TPY Input propagation delay of LVDS 2.774 ns See Table 167, page 57
receiver
E TDP Propagation delay of a three-input AND 0.198 ns See Table 223, page 76
gate
P TDP Propagation delay of LVCMOS 1.5 V 3.316 ns See Table 70, page 35
transmitter, drive strength of 12 mA,
fast slew on the DDRIO bank
TPY
TPYS
Note: TPYS = Schmitt Trigger Input
PAD
IN Y
VIH
VTRIP VTRIP
IN VIL
VCCA
50% 50%
Y
GND TPY TPY
(R) (F)
TPYS TPYS
(R) (F)
CLOAD CLOAD
PAD Rtt_test
D OUT
CLOAD
TDP TPY
PAD_P PAD_P
OUT
D IN
PAD_N
PAD_N
TPY = MAX(TPY(R), TPY(F))
TDP = MAX(TDP(R), TDP(F))
TPYS = MAX(TPYS(R), TPYS(F))
Data
(D)
Table 18 • Maximum Data Rate Summary Table for Single-Ended I/O in Worst-Case
Industrial Conditions
Table 19 • Maximum Data Rate Summary Table for Voltage-Referenced I/O in Worst-Case
Industrial Conditions
Table 20 • Maximum Data Rate Summary Table for Differential I/O in Worst-Case
Industrial Conditions
1. Applicable when I/O pair is programmed with an HSTL/SSTL I/O type on IOP and an un-
terminated I/O type (LVCMOS, for example) on ION pad.
2. Voltage ramp must be monotonic.
The following table lists the minimum and maximum I/O weak pull-up/pull-down resistance values of
DDRIO I/O bank at VOH/VOL Level.
The following table lists the minimum and maximum I/O weak pull-up/pull-down resistance values of
MSIO I/O bank at VOH/VOL Level.
The following table lists the minimum and maximum I/O weak pull-up/pull-down resistance values of
MSIOD I/O bank at VOH/VOL Level.
The following table lists the hysteresis voltage value for schmitt trigger mode input buffers.
Table 31 • LVCMOS 3.3 V DC Output Voltage Specification (Applicable to MSIO I/O Bank
Only)
1. The VOH/VOL test points selected ensure compliance with LVCMOS 3.3 V JESD8-B
requirements.
Table 32 • LVTTL 3.3 V DC Output Voltage Specification (Applicable to MSIO I/O Bank Only)
Table 33 • LVTTL/LVCMOS 3.3 V AC Maximum Switching Speed (Applicable to MSIO I/O Bank
Only)
Table 35 • LVTTL/LVCMOS 3.3 V Transmitter Drive Strength Specifications for MSIO I/O Bank
Note: For a detailed I/V curve, use the corresponding IBIS models:
www.microsemi.com/soc/download/ibis/default.aspx.
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 3.0 V
Table 36 • LVTTL/LVCMOS 3.3 V Receiver Characteristics for MSIO I/O Bank (Input
Buffers)
TPY TPYS
On-Die Termination
(ODT) –1 –Std –1 –Std Unit
None 2.262 2.663 2.289 2.695 ns
Table 37 • LVTTL/LVCMOS 3.3 V Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
1. The VOH/VOL test points selected ensure compliance with LVCMOS 2.5 V JEDEC8-5A requirements.
Output Drive Selection VOH (V) VOL (V) IOH (at VOH) mA IOL (at VOL) mA
DDRIO I/O Bank
MSIO I/O MSIOD I/O (With Software Default
Bank Bank Fixed Code) Min Max
2 mA 2 mA 2 mA VDDI – 0.4 0.4 2 2
4 mA 4 mA 4 mA VDDI – 0.4 0.4 4 4
6 mA 6 mA 6 mA VDDI – 0.4 0.4 6 6
8 mA 8 mA 8 mA VDDI – 0.4 0.4 8 8
12 mA 12 mA 12 mA VDDI – 0.4 0.4 12 12
16 mA 16 mA VDDI – 0.4 0.4 16 16
Note: For board design considerations, output slew rates extraction, detailed output buffer resistances, and I/V
Curve, use the corresponding IBIS models located at:
www.microsemi.com/soc/download/ibis/default.aspx.
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 2.375 V
TPY TPYS
On-Die Termination
(ODT) –1 –Std –1 –Std Unit
LVCMOS 2.5 V (for DDRIO I/O bank) None 1.823 2.145 1.932 2.274 ns
LVCMOS 2.5 V (for MSIO I/O bank) None 2.486 2.925 2.495 2.935 ns
LVCMOS 2.5 V (for MSIOD I/O bank) None 2.29 2.694 2.305 2.712 ns
Table 46 • LVCMOS 2.5 V Transmitter Characteristics for DDRIO Bank (Output and Tristate Buffers)
Table 46 • LVCMOS 2.5 V Transmitter Characteristics for DDRIO Bank (Output and Tristate Buffers)
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
Table 47 • LVCMOS 2.5 V Transmitter Characteristics for MSIO Bank (Output and Tristate Buffers)
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
Table 48 • LVCMOS 2.5 V Transmitter Characteristics for MSIOD Bank (Output and Tristate Buffers)
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
1. Maximum Data Rate applies for Drive Strength 8 mA and above, All Slews.
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 1.71 V
TPY TPYS
On-Die Termination
(ODT) –1 –Std –1 –Std Unit
LVCMOS 1.8 V None 1.968 2.315 2.099 2.47 ns
(for DDRIO I/O bank
with Fixed Codes)
None 2.898 3.411 2.883 3.393 ns
50 3.05 3.59 3.044 3.583 ns
75 2.999 3.53 2.987 3.516 ns
LVCMOS 1.8 V
(for MSIO I/O bank) 150 2.947 3.469 2.933 3.452 ns
None 2.611 3.071 2.598 3.057 ns
50 2.775 3.264 2.775 3.265 ns
75 2.72 3.2 2.712 3.19 ns
LVCMOS 1.8 V
(for MSIOD I/O bank) 150 2.666 3.137 2.655 3.123 ns
Table 57 • LVCMOS 1.8 V Transmitter Characteristics for DDRIO I/O Bank with Fixed Code (Output and
Tristate Buffers)
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
Note: For a detailed I/V curve, use the corresponding IBIS models:
www.microsemi.com/soc/download/ibis/default.aspx.
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 1.425 V
Table 67 • LVCMOS 1.5 V Receiver Characteristics for DDRIO I/O Bank with Fixed
Codes (Input Buffers)
TPY TPYS
On-Die Termination
(ODT) –1 –Std –1 –Std Unit
None 2.051 2.413 2.086 2.455 ns
Table 68 • LVCMOS 1.5 V Receiver Characteristics for MSIO I/O Bank (Input
Buffers)
TPY TPYS
On-Die Termination
(ODT) –1 –Std –1 –Std Unit
None 3.311 3.896 3.285 3.865 ns
50 3.654 4.299 3.623 4.263 ns
75 3.533 4.156 3.501 4.119 ns
150 3.415 4.018 3.388 3.986 ns
Table 69 • LVCMOS 1.5 V Receiver Characteristics for MSIOD I/O Bank (Input
Buffers)
TPY TPYS
On-Die Termination
(ODT) –1 –Std –1 –Std Unit
None 2.959 3.481 2.93 3.447 ns
50 3.298 3.88 3.268 3.845 ns
75 3.162 3.719 3.128 3.68 ns
150 3.053 3.592 3.021 3.554 ns
Table 70 • LVCMOS 1.5 V Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)
Table 70 • LVCMOS 1.5 V Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
Table 71 • LVCMOS 1.5 V Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
Table 72 • LVCMOS 1.5 V Transmitter Characteristics for MSIOD I/O Bank (Output and Tristate Buffers)
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
Note: For a detailed I/V curve, use the corresponding IBIS models:
www.microsemi.com/soc/download/ibis/default.aspx.
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 1.14 V
Table 80 • LVCMOS 1.2 V Receiver Characteristics for DDRIO I/O Bank with Fixed Code (Input
Buffers)
TPY TPYS
On-Die Termination (ODT) –1 –Std –1 –Std Unit
None 2.448 2.88 2.466 2.901 ns
Table 81 • LVCMOS 1.2 V Receiver Characteristics for MSIO I/O Bank (Input Buffers)
TPY TPYS
On-Die Termination ODT) –1 –Std –1 –Std Unit
None 4.714 5.545 4.675 5.5 ns
50 6.668 7.845 6.579 7.74 ns
75 5.832 6.862 5.76 6.777 ns
150 5.162 6.073 5.111 6.014 ns
Table 82 • LVCMOS 1.2 V Receiver Characteristics for MSIOD I/O Bank (Input Buffers)
TPY TPYS
On-Die Termination (ODT) –1 –Std –1 –Std Unit
None 4.154 4.887 4.114 4.84 ns
50 6.918 8.139 6.806 8.008 ns
75 5.613 6.603 5.533 6.509 ns
150 4.716 5.549 4.657 5.479 ns
Table 83 • LVCMOS 1.2 V Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
Table 84 • LVCMOS 1.2 V Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
Table 85 • LVCMOS 1.2 V Transmitter Characteristics for MSIOD I/O Bank (Output and Tristate Buffers)
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 3.0 V
Table 91 • PCI/PCIX AC Switching Characteristics for Receiver for MSIO I/O Bank
(Input Buffers)
TPY TPYS
On-Die Termination (ODT) –1 –Std –1 –Std Unit
None 2.229 2.623 2.238 2.633 ns
Table 92 • PCI/PCIX AC switching Characteristics for Transmitter for MSIO I/O Bank (Output
and Tristate Buffers)
Table 95 • HSTL DC Output Voltage Specification Applicable to DDRIO I/O Bank Only
AC Switching Characteristics
Worst-case commercial conditions: TJ = 85 °C, VDD = 1.14 V, worst-case VDDI.
Table 101 • HSTL Receiver Characteristics for DDRIO I/O Bank with Fixed Code (Input Buffers)
TPY
On-Die Termination (ODT) –1 –Std Unit
Pseudo differential None 1.605 1.888 ns
47.8 1.614 1.898 ns
True differential None 1.622 1.909 ns
47.8 1.628 1.916 ns
Table 102 • HSTL Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 2.375 V
Table 111 • SSTL2 Receiver Characteristics for DDRIO I/O Bank (Input Buffers)
TPY
On-Die
Termination (ODT) –1 –Std Unit
Pseudo differential None 1.549 1.821 ns
True differential None 1.589 1.87 ns
Table 112 • SSTL2 Receiver Characteristics for MSIO I/O Bank (Input Buffers)
TPY
On-Die
Termination (ODT) –1 –Std Unit
Pseudo differential None 2.798 3.293 ns
True differential None 2.733 3.215 ns
Table 113 • DDR1/SSTL2 Receiver Characteristics for MSIOD I/O Bank (Input Buffers)
TPY
On-Die
Termination (ODT) –1 –Std Unit
Pseudo differential None 2.476 2.913 ns
True differential None 2.475 2.911 ns
Table 114 • SSTL2 Class I Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)
Table 115 • DDR1/SSTL2 Class I Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)
Table 116 • DDR1/SSTL2 Class I Transmitter Characteristics for MSIOD I/O Bank (Output and Tristate
Buffers)
Table 117 • DDR1/SSTL2 Class II Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate
Buffers)
Table 118 • DDR1/SSTL2 Class II Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)
Table 123 • SSTL18 AC Differential Voltage Specifications (Applicable to DDRIO Bank Only)
Table 124 • SSTL18 Minimum and Maximum AC Switching Speed (Applicable to DDRIO Bank Only)
Table 126 • SSTL18 AC Test Parameter Specifications (Applicable to DDRIO Bank Only)
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 1.71 V
Table 127 • DDR2/SSTL18 Receiver Characteristics for DDRIO I/O Bank with Fixed Code
TPY
On-Die Termination (ODT) –1 –Std Unit
Pseudo differential None 1.567 1.844 ns
True differential None 1.588 1.869 ns
Table 129 • SSTL15 DC Recommended DC Operating Conditions (for DDRIO I/O Bank Only)
Table 130 • SSTL15 DC Input Voltage Specification (for DDRIO I/O Bank Only)
Table 131 • SSTL15 DC Output Voltage Specification (for DDRIO I/O Bank Only)
Table 132 • SSTL15 DC Differential Voltage Specification (for DDRIO I/O Bank Only)
Note: To meet JEDEC electrical compliance, use DDR3 full drive transmitter.
Table 133 • SSTL15 AC SSTL15 Minimum and Maximum AC Switching Speed (for DDRIO I/O Bank Only)
Table 134 • SSTL15 Minimum and Maximum AC Switching Speed (for DDRIO I/O Bank Only)
Table 135 • SSTL15 AC Calibrated Impedance Option (for DDRIO I/O Bank Only)
Table 136 • SSTL15 AC Test Parameter Specifications (for DDRIO I/O Bank Only)
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 1.425 V
Table 137 • DDR3/SSTL15 Receiver Characteristics for DDRIO I/O Bank – with Calibration Only
TPY
On-Die Termination (ODT) –1 –Std Unit
Pseudo differential None 1.605 1.888 ns
20 1.616 1.901 ns
30 1.613 1.897 ns
40 1.611 1.895 ns
60 1.609 1.893 ns
120 1.607 1.89 ns
Table 137 • DDR3/SSTL15 Receiver Characteristics for DDRIO I/O Bank – with Calibration Only
TPY
On-Die Termination (ODT) –1 –Std Unit
True differential None 1.623 1.91 ns
20 1.637 1.926 ns
30 1.63 1.918 ns
40 1.626 1.914 ns
60 1.622 1.91 ns
120 1.619 1.905 ns
Table 144 • LPDDR AC Differential Voltage Specifications (for DDRIO I/O Bank Only)
Table 146 • LPDDR AC Calibrated Impedance Option (for DDRIO I/O Bank Only)
Table 147 • LPDDR AC Test Parameter Specifications (for DDRIO I/O Bank Only)
AC Switching Characteristics
Worst-case commercial conditions: TJ = 85 °C, VDD = 1.14 V, worst-case VDDI.
Table 148 • LPDDR Receiver Characteristics for DDRIO I/O Bank with Fixed Codes
TPY
On-Die Termination (ODT) –1 –Std Unit
Pseudo differential None 1.568 1.845 ns
True differential None 1.588 1.869 ns
Table 149 • LPDDR Reduced Drive for DDRIO I/O Bank (Output and Tristate Buffers)
Table 150 • LPDDR Full Drive for DDRIO I/O Bank (Output and Tristate Buffers)
Minimum and Maximum DC/AC Input and Output Levels Specification using LPDDR-LVCMOS
1.8 V Mode
Table 157 • LPDDR-LVCMOS 1.8 V Mode Transmitter Drive Strength Specification for DDRIO Bank
Table 158 • LPDDR-LVCMOS 1.8V AC Switching Characteristics for Receiver (for DDRIO
I/O Bank with Fixed Code - Input Buffers)
Table 159 • LPDDR-LVCMOS 1.8 V AC Switching Characteristics for Transmitter for DDRIO I/O Bank (Output
and Tristate Buffers)
Table 159 • LPDDR-LVCMOS 1.8 V AC Switching Characteristics for Transmitter for DDRIO I/O Bank (Output
and Tristate Buffers) (continued)
fast 3.605 4.241 3.097 3.644 3.615 4.253 4.472 5.262 3.973 4.674 ns
4 mA slow 3.923 4.615 3.314 3.9 3.918 4.61 5.403 6.356 4.894 5.757 ns
medium 3.518 4.138 2.961 3.484 3.515 4.135 5.121 6.025 4.561 5.366 ns
medium_fast 3.321 3.907 2.783 3.275 3.317 3.903 4.966 5.843 4.426 5.206 ns
fast 3.301 3.883 2.77 3.259 3.296 3.878 4.957 5.831 4.417 5.196 ns
6 mA slow 3.71 4.364 3.104 3.652 3.702 4.355 5.62 6.612 5.08 5.977 ns
medium 3.333 3.921 2.779 3.27 3.325 3.913 5.346 6.289 4.777 5.62 ns
medium_fast 3.155 3.712 2.62 3.083 3.146 3.702 5.21 6.13 4.657 5.479 ns
fast 3.134 3.688 2.608 3.068 3.125 3.677 5.202 6.12 4.648 5.468 ns
8 mA slow 3.619 4.258 3.007 3.538 3.607 4.244 5.815 6.841 5.249 6.175 ns
medium 3.246 3.819 2.686 3.16 3.236 3.807 5.542 6.52 4.936 5.807 ns
medium_fast 3.066 3.607 2.525 2.971 3.054 3.593 5.405 6.359 4.811 5.66 ns
fast 3.046 3.584 2.513 2.957 3.034 3.57 5.401 6.353 4.803 5.651 ns
10 mA slow 3.498 4.115 2.878 3.386 3.481 4.096 6.046 7.113 5.444 6.404 ns
medium 3.138 3.692 2.569 3.023 3.126 3.678 5.782 6.803 5.129 6.034 ns
medium_fast 2.966 3.489 2.414 2.841 2.951 3.472 5.666 6.665 5.013 5.897 ns
fast 2.945 3.464 2.401 2.826 2.93 3.448 5.659 6.658 5.003 5.886 ns
12 mA slow 3.417 4.02 2.807 3.303 3.401 4.002 6.083 7.156 5.464 6.428 ns
medium 3.076 3.618 2.519 2.964 3.063 3.604 5.828 6.856 5.176 6.089 ns
medium_fast 2.913 3.427 2.376 2.795 2.898 3.41 5.725 6.736 5.072 5.966 ns
fast 2.894 3.405 2.362 2.78 2.879 3.388 5.715 6.724 5.064 5.957 ns
16 mA slow 3.366 3.96 2.751 3.237 3.348 3.939 6.226 7.324 5.576 6.56 ns
medium 3.03 3.565 2.47 2.906 3.017 3.55 5.981 7.036 5.282 6.214 ns
medium_fast 2.87 3.377 2.328 2.739 2.854 3.358 5.895 6.935 5.18 6.094 ns
fast 2.853 3.357 2.314 2.723 2.837 3.338 5.889 6.929 5.177 6.09 ns
1. Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management).
1. when VID is < 300 mV, the input signal is delayed by up to an additional 450 ps for
LVDS25 and 280 ps for LVDS33. This delay is not accounted in the timing model. Clock
insertion delays, propagation delays, and I/O to FF delays are marginally affected. Adding
a parallel termination resistor of 200 ohms +/- 5% across the receiver pins can mitigate
this additional delay when VID is < 300 mV.
Table 167 • LVDS25 Receiver Characteristics for MSIO I/O Bank (Input Buffers)
TPY
On-Die Termination (ODT) –1 –Std Unit
None 2.774 3.263 ns
100 2.775 3.264 ns
Table 168 • LVDS25 Receiver Characteristics for MSIOD I/O Bank (Input Buffers)
TPY
On-Die Termination (ODT) –1 –Std Unit
None 2.554 3.004 ns
100 2.549 2.999 ns
Table 169 • LVDS25 Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)
Table 170 • LVDS25 Transmitter Characteristics for MSIOD I/O Bank (Output and Tristate Buffers)
Table 171 • LVDS33 Receiver Characteristics for MSIO I/O Bank (Input Buffers)
TPY
On Die Termination (ODT) –1 –Std Unit
None 2.572 3.025 ns
100 2.569 3.023 ns
Table 172 • LVDS33 Transmitter Characteristics for MSIO I/O Bank (Output and Tristate
Buffers)
2.3.7.2 B-LVDS
Bus LVDS (B-LVDS) specifications extend the existing LVDS standard to high-performance multipoint
bus applications. Multidrop and multipoint bus configurations may contain any combination of drivers,
receivers, and transceivers.
Minimum and Maximum DC/AC Input and Output Levels Specification
Table 175 • B-LVDS DC Output Voltage Specification (for MSIO I/O Bank Only)
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 2.375 V.
Table 180 • B-LVDS AC Switching Characteristics for Receiver for MSIO I/O
Bank (Input Buffers)
TPY
On-Die Termination (ODT) –1 –Std Unit
None 2.738 3.221 ns
100 2.735 3.218 ns
Table 181 • B-LVDS AC Switching Characteristics for Receiver for MSIOD I/O
Bank (Input Buffers)
TPY
On-Die Termination (ODT) –1 –Std Unit
None 2.495 2.934 ns
100 2.495 2.935 ns
Table 182 • B-LVDS AC Switching Characteristics for Transmitter (for MSIO I/O Bank - Output and
Tristate Buffers)
2.3.7.3 M-LVDS
M-LVDS specifications extend the existing LVDS standard to high-performance multipoint bus
applications. Multidrop and multipoint bus configurations may contain any combination of drivers,
receivers, and transceivers.
Minimum and Maximum Input and Output Levels
Table 185 • M-LVDS DC Voltage Specification Output Voltage Specification (for MSIO I/O Bank Only)
Table 187 • M-LVDS Minimum and Maximum AC Switching Speed for MSIO I/O Bank
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 2.375 V
Table 190 • M-LVDS AC Switching Characteristics for Receiver (for MSIO I/O Bank - Input Buffers)
TPY
On-Die Termination (ODT) –1 –Std Unit
None 2.738 3.221 ns
100 2.735 3.218 ns
Table 191 • M-LVDS AC Switching Characteristics for Receiver (for MSIOD I/O Bank - Input Buffers)
TPY
On-Die Termination (ODT) –1 –Std Unit
None 2.495 2.934 ns
100 2.495 2.935 ns
Table 192 • M-LVDS AC Switching Characteristics for Transmitter (for MSIO I/O Bank - Output and Tristate
Buffers)
2.3.7.4 Mini-LVDS
Mini-LVDS is an unidirectional interface from the timing controller to the column drivers and is designed
to the Texas Instruments Standard SLDA007A.
Mini-LVDS Minimum and Maximum Input and Output Levels
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 2.375 V.
Table 200 • Mini-LVDS AC Switching Characteristics for Receiver (for MSIO I/O Bank - Input Buffers)
TPY
On-Die Termination (ODT) –1 –Std Unit
None 2.855 3.359 ns
100 2.85 3.353 ns
None 2.602 3.061 ns
100 2.597 3.055 ns
Table 201 • Mini-LVDS AC Switching Characteristics for Transmitter for MSIO I/O Bank (Output and
Tristate Buffers)
Table 202 • Mini-LVDS AC Switching Characteristics for Transmitter (for MSIOD I/O Bank - Output and
Tristate Buffers)
2.3.7.5 RSDS
Reduced Swing Differential Signaling (RSDS) is similar to an LVDS high-speed interface using
differential signaling. RSDS has a similar implementation to LVDS devices and is only intended for
point-to-point applications.
Minimum and Maximum Input and Output Levels
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 2.375 V.
Table 210 • RSDS AC Switching Characteristics for Receiver (for MSIO I/O Bank - Input Buffers)
TPY
On-Die Termination (ODT) –1 –Std Unit
None 2.855 3.359 ns
100 2.85 3.353 ns
Table 211 • RSDS AC Switching Characteristics for Receiver (for MSIOD I/O Bank - Input Buffers)
TPY
On-Die Termination (ODT) –1 –Std Unit
None 2.602 3.061 ns
100 2.597 3.055 ns
Table 212 • RSDS AC Switching Characteristics for Transmitter (for MSIO I/O Bank - Output and
Tristate Buffers)
Table 213 • RSDS AC Switching Characteristics for Transmitter (for MSIOD I/O Bank - Output and Tristate
Buffers)
2.3.7.6 LVPECL
Low-Voltage Positive Emitter-Coupled Logic (LVPECL) is another differential I/O standard. It requires
that one data bit be carried through two signal lines. Similar to LVDS, two pins are needed. It also
requires external resistor termination. IGLOO2 and SmartFusion2 SoC FPGAs support only LVPECL
receivers and do not support LVPECL transmitters.
Minimum and Maximum Input and Output Levels (Applicable to MSIO I/O Bank Only)
AC Switching Characteristics
Worst commercial-case conditions: TJ = 85 °C, VDD = 1.14 V, VDDI = 2.375 V.
TPY
On-Die Termination (ODT) –1 –Std Unit
None 2.572 3.025 ns
100 2.569 3.023 ns
F
G
D A
D Q
B Q
EN EN
Input I/O Buffer C
ALn ALn
ADn ADn
D SLE
SLn SLn
SD SD
LAT LAT
E
CLK CLK
W,&.03:/ W,&.03:+
&/.
W,68' W,+'
'
$'Q
6'
W,686/Q W,+6/Q
6/Q
W,5(0$/Q
$/Q W,:$/Q
W,5(&$/Q
W,68( W,+(
(1
W,$/Q4
W,&/.4
4
The following table lists the input data register propagation delays in worst commercial-case conditions
when TJ = 85 °C, VDD = 1.14 V.
Measuring
Nodes
Parameter Symbol (from, to)1 –1 –Std Unit
Bypass delay of the input register TIBYP F, G 0.353 0.415 ns
Clock-to-Q of the input register TICLKQ E, G 0.16 0.188 ns
Data setup time for the input register TISUD A, E 0.357 0.421 ns
Data hold time for the input register TIHD A, E 0 0 ns
Enable setup time for the input register TISUE B, E 0.46 0.542 ns
Enable hold time for the input register TIHE B, E 0 0 ns
Synchronous load setup time for the input register TISUSL D, E 0.46 0.542 ns
Synchronous load hold time for the input register TIHSL D, E 0 0 ns
Asynchronous clear-to-Q of the input register (ADn=1) TIALN2Q C, G 0.625 0.735 ns
Asynchronous preset-to-Q of the input register (ADn=0) C, G 0.587 0.69 ns
Asynchronous load removal time for the input register TIREMALN C, E 0 0 ns
Asynchronous load recovery time for the input register TIRECALN C, E 0.074 0.087 ns
Asynchronous load minimum pulse width for the input register TIWALN C, C 0.304 0.357 ns
Clock minimum pulse width high for the input register TICKMPWH E, E 0.075 0.088 ns
Clock minimum pulse width low for the input register TICKMPWL E, E 0.159 0.187 ns
1. For the derating values at specific junction temperature and voltage supply levels, see Table 16, page 15 for derating values.
A F
D D G
B
EN EN
Q
C
ALn ALn
ADn ADn
D SLE
SLn SLn
SD SD
LAT LAT
E
CLK CLK
H I
D2 J
D
Q
EN Output I/O Buffer
with Enable Control
ALn
ADn
SLE
SLn
SD
LAT
CLK
Output/Enable Registers
W2&.03:/ W2&.03:+
&ON W2+'(
W268( W2+'
W268'
'
$'Q
6'
W2686/Q
W2+'6/Q
6/Q
(1
W25(0$/Q
$/Q W25(&$/Q C
W2&/.4
W2$/Q4
2XW
The following table lists the output/enable propagation delays in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
Measuring
Nodes
Parameter Symbol (from, to)1 –1 –Std Unit
Bypass delay of the output/enable register TOBYP F, G or H, I 0.353 0.415 ns
Clock-to-Q of the output/enable register TOCLKQ E, G or E, I 0.263 0.309 ns
Data setup time for the output/enable register TOSUD A, E or J, E 0.19 0.223 ns
Data hold time for the output/enable register TOHD A, E or J, E 0 0 ns
Enable setup time for the output/enable register TOSUE B, E 0.419 0.493 ns
Enable hold time for the output/enable register TOHE B, E 0 0 ns
Synchronous load setup time for the output/enable register TOSUSL D, E 0.196 0.231 ns
Synchronous load hold time for the output/enable register TOHSL D, E 0 0 ns
Asynchronous clear-to-q of the output/enable register (ADn = 1) TOALN2Q C, G or C, I 0.505 0.594 ns
Asynchronous preset-to-q of the output/enable register (ADn = 0) C, G or C, I 0.528 0.621 ns
Asynchronous load removal time for the output/enable register TOREMALN C, E 0 0 ns
Asynchronous load recovery time for the output/enable register TORECALN C, E 0.034 0.04 ns
Asynchronous load minimum pulse width for the output/enable TOWALN C, C 0.304 0.357
ns
register
Clock minimum pulse width high for the output/enable register TOCKMPWH E, E 0.075 0.088 ns
Clock minimum pulse width low for the output/enable register TOCKMPWL E, E 0.159 0.187 ns
1. For the derating values at specific junction temperature and voltage supply levels, see Table 16, page 15 for derating values.
A
D D C
E Q QR
EN EN
F
ALn ALn
ADn ADn
G SLE
SLn SLn
SD SD
LAT LAT
B
CLK CLK
D
Q D D
ALn Q QF
EN
ADn
Latch ALn
ADn
SLE
SLn
CLK
SD
LAT
CLK
DDR_IN
W''5,&.03:/ W''5,&.03:+
&/.
W''5,68' W''5,+'
'
$'Q
6'
W''5,686/Q W''5,+6/Q
6/Q
W''5,:$/ W''5,5(0$/
W''5,68(
(1
W''5,$/4
W''5,&/.4
45
W''5,$/4 W''5,&/.4
4)
Measuring Nodes
Symbol Description (from, to) –1 –Std Unit
TDDRICLKQ1 Clock-to-Out Out_QR for input DDR B, C 0.16 0.188 ns
TDDRICLKQ2 Clock-to-Out Out_QF for input DDR B, D 0.166 0.195 ns
TDDRISUD Data setup for input DDR A, B 0.357 0.421 ns
TDDRIHD Data hold for input DDR A, B 0 0 ns
TDDRISUE Enable setup for input DDR E, B 0.46 0.542 ns
TDDRIHE Enable hold for input DDR E, B 0 0 ns
TDDRISUSLN Synchronous load setup for input DDR G, B 0.46 0.542 ns
TDDRIHSLN Synchronous load hold for input DDR G, B 0 0 ns
TDDRIAL2Q1 Asynchronous load-to-out QR for input DDR F, C 0.587 0.69 ns
TDDRIAL2Q2 Asynchronous load-to-out QF for input DDR F, D 0.541 0.636 ns
TDDRIREMAL Asynchronous load removal time for input DDR F, B 0 0 ns
TDDRIRECAL Asynchronous load recovery time for input DDR F, B 0.074 0.087 ns
Measuring Nodes
Symbol Description (from, to) –1 –Std Unit
TDDRIWAL Asynchronous load minimum pulse width for input F, F 0.304 0.357 ns
DDR
TDDRICKMPWH Clock minimum pulse width high for input DDR B, B 0.075 0.088 ns
TDDRICKMPWL Clock minimum pulse width low for input DDR B, B 0.159 0.187 ns
A
DR D
QR
B Q
EN EN
C
ALn ALn
ADn ADn
D SLE
SLn SLn
SD SD 1
G
LAT LAT Q
E
CLK CLK
F
DF D QF
Q
EN
ALn
ADn
SLE
SLn
SD
0 LAT
CLK
DDR _ OUT
&ON
W''52+'( W''52+'5
W''5268'5
'5
W''5268') W''52+')
')
$'Q
6'
W''52686/Q W''52+'6/Q
6/Q
(1 W''52:$/
W''525(0$
W''525(&$/
$/Q C
W''52&/.4
W''52$/4
2XW
Measuring Nodes
Symbol Description (from, to) –1 –Std Unit
TDDROCLKQ Clock-to-out of DDR for output DDR E, G 0.263 0.309 ns
TDDROSUDF Data_F data setup for output DDR F, E 0.143 0.168 ns
TDDROSUDR Data_R data setup for output DDR A, E 0.19 0.223 ns
TDDROHDF Data_F data hold for output DDR F, E 0 0 ns
TDDROHDR Data_R data hold for output DDR A, E 0 0 ns
TDDROSUE Enable setup for input DDR B, E 0.419 0.493 ns
TDDROHE Enable hold for input DDR B, E 0 0 ns
TDDROSUSLN Synchronous load setup for input DDR D, E 0.196 0.231 ns
TDDROHSLN Synchronous load hold for input DDR D, E 0 0 ns
TDDROAL2Q Asynchronous load-to-out for output DDR C, G 0.528 0.621 ns
TDDROREMAL Asynchronous load removal time for output DDR C, E 0 0 ns
TDDRORECAL Asynchronous load recovery time for output DDR C, E 0.034 0.04 ns
Measuring Nodes
Symbol Description (from, to) –1 –Std Unit
TDDROWAL Asynchronous load minimum pulse width for output C, C 0.304 0.357 ns
DDR
TDDROCKMPWH Clock minimum pulse width high for the output DDR E, E 0.075 0.088 ns
TDDROCKMPWL Clock minimum pulse width low for the output DDR E, E 0.159 0.187 ns
TPD
PAD A
B AND4 OR
PAD
Any Y
Combinational PAD
PAD C
Logic
D/S (where
applicable)
PAD
50% 50%
OUT
GND TPD TPD
OUT TPD
50% (FR) 50%
TPD
GND
(RF)
D
Q
EN
ALn
ADn
SLE
SLn
SD
LAT
CLK
The following figure shows a configuration with SD = 0 (synchronous clear) and ADn = 1 (asynchronous
clear) for a flip-flop (LAT = 0).
Figure 16 • Sequential Module Timing Diagram
W&.03:+ W&.03:/
W68' W+'
6'
$'Q
(
W686/ W+6/
W68( W+(
6/
W5(0$/Q
W:$/Q
$/Q
W5(&$/Q
W$/Q4
4
W&/.4
–1 –Std
Parameter Symbol Min Max Min Max Unit
Input low delay for global clock TRCKL 0.83 0.911 0.831 0.913 ns
Input high delay for global clock TRCKH 1.457 1.588 1.715 1.869 ns
Maximum skew for global clock TRCKSW 0.131 0.154 ns
The following table lists the 090 device global resources in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Input low delay for global clock TRCKL 0.835 0.888 0.833 0.886 ns
Input high delay for global clock TRCKH 1.405 1.489 1.654 1.752 ns
Maximum skew for global clock TRCKSW 0.084 0.098 ns
The following table lists the 050 device global resources in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Input low delay for global clock TRCKL 0.827 0.897 0.826 0.896 ns
Input high delay for global clock TRCKH 1.419 1.53 1.671 1.8 ns
Maximum skew for global clock TRCKSW 0.111 0.129 ns
The following table lists the 025 device global resources in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Input low delay for global clock TRCKL 0.747 0.799 0.745 0.797 ns
Input high delay for global clock TRCKH 1.294 1.378 1.522 1.621 ns
Maximum skew for global clock TRCKSW 0.084 0.099 ns
The following table lists the 010 device global resources in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Input low delay for global clock TRCKL 0.626 0.669 0.627 0.668 ns
Input high delay for global clock TRCKH 1.112 1.182 1.308 1.393 ns
Maximum skew for global clock TRCKSW 0.07 0.085 ns
The following table lists the 005 device global resources in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Input low delay for global clock TRCKL 0.625 0.66 0.628 0.66 ns
Input high delay for global clock TRCKH 1.126 1.187 1.325 1.397 ns
Maximum skew for global clock TRCKSW 0.061 0.072 ns
–1 –Std
Parameter Symbol Min Max Min Max Unit
Clock period TCY 2.5 2.941 ns
Clock minimum pulse width high TCLKMPWH 1.125 1.323 ns
Clock minimum pulse width low TCLKMPWL 1.125 1.323 ns
Pipelined clock period TPLCY 2.5 2.941 ns
Pipelined clock minimum pulse width high TPLCLKMPWH 1.125 1.323 ns
Pipelined clock minimum pulse width low TPLCLKMPWL 1.125 1.323 ns
Read access time with pipeline register 0.334 0.393 ns
Read access time without pipeline register TCLK2Q 2.273 2.674 ns
Access time with feed-through write timing 1.529 1.799 ns
Address setup time TADDRSU 0.441 0.519 ns
Address hold time TADDRHD 0.274 0.322 ns
Data setup time TDSU 0.341 0.401 ns
Data hold time TDHD 0.107 0.126 ns
Block select setup time TBLKSU 0.207 0.244 ns
Table 231 • RAM1K18 – Dual-Port Mode for Depth × Width Configuration 1K × 18 (continued)
–1 –Std
Parameter Symbol Min Max Min Max Unit
Block select hold time TBLKHD 0.216 0.254 ns
Block select to out disable time (when pipelined register is TBLK2Q 1.529 1.799 ns
disabled)
Block select minimum pulse width TBLKMPW 0.186 0.219 ns
Read enable setup time TRDESU 0.449 0.528 ns
Read enable hold time TRDEHD 0.167 0.197 ns
Pipelined read enable setup time (A_DOUT_EN, TRDPLESU 0.248 0.291 ns
B_DOUT_EN)
Pipelined read enable hold time (A_DOUT_EN, TRDPLEHD 0.102 0.12 ns
B_DOUT_EN)
Asynchronous reset to output propagation delay TR2Q – 1.506 – 1.772 ns
Asynchronous reset removal time TRSTREM 0.506 0.595 ns
Asynchronous reset recovery time TRSTREC 0.004 0.005 ns
Asynchronous reset minimum pulse width TRSTMPW 0.301 0.354 ns
Pipelined register asynchronous reset removal time TPLRSTREM –0.279 –0.328 ns
Pipelined register asynchronous reset recovery time TPLRSTREC 0.327 0.385 ns
Pipelined register asynchronous reset minimum pulse TPLRSTMPW 0.282 0.332 ns
width
Synchronous reset setup time TSRSTSU 0.226 0.265 ns
Synchronous reset hold time TSRSTHD 0.036 0.043 ns
Write enable setup time TWESU 0.39 0.458 ns
Write enable hold time TWEHD 0.242 0.285 ns
Maximum frequency FMAX 400 340 MHz
The following table lists the RAM1K18 – dual-port mode for depth × width configuration 2K × 9 in worst
commercial-case conditions when TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Clock period TCY 2.5 2.941 ns
Clock minimum pulse width high TCLKMPWH 1.125 1.323 ns
Clock minimum pulse width low TCLKMPWL 1.125 1.323 ns
Pipelined clock period TPLCY 2.5 2.941 ns
Pipelined clock minimum pulse width high TPLCLKMPWH 1.125 1.323 ns
Pipelined clock minimum pulse width low TPLCLKMPWL 1.125 1.323 ns
Read access time with pipeline register 0.334 0.393 ns
Read access time without pipeline register TCLK2Q 2.273 2.674 ns
Access time with feed-through write timing 1.529 1.799 ns
Table 232 • RAM1K18 – Dual-Port Mode for Depth × Width Configuration 2K × 9 (continued)
–1 –Std
Parameter Symbol Min Max Min Max Unit
Address setup time TADDRSU 0.475 0.559 ns
Address hold time TADDRHD 0.274 0.322 ns
Data setup time TDSU 0.336 0.395 ns
Data hold time TDHD 0.082 0.096 ns
Block select setup time TBLKSU 0.207 0.244 ns
Block select hold time TBLKHD 0.216 0.254 ns
Block select to out disable time (when pipelined register is TBLK2Q 1.529 1.799 ns
disabled)
Block select minimum pulse width TBLKMPW 0.186 0.219 ns
Read enable setup time TRDESU 0.485 0.57 ns
Read enable hold time TRDEHD 0.071 0.083 ns
Pipelined read enable setup time (A_DOUT_EN, TRDPLESU 0.248 0.291 ns
B_DOUT_EN)
Pipelined read enable hold time (A_DOUT_EN, TRDPLEHD 0.102 0.12 ns
B_DOUT_EN)
Asynchronous reset to output propagation delay TR2Q 1.514 1.781 ns
Asynchronous reset removal time TRSTREM 0.506 0.595 ns
Asynchronous reset recovery time TRSTREC 0.004 0.005 ns
Asynchronous reset minimum pulse width TRSTMPW 0.301 0.354 ns
Pipelined register asynchronous reset removal time TPLRSTREM –0.279 –0.328 ns
Pipelined register asynchronous reset recovery time TPLRSTREC 0.327 0.385 ns
Pipelined register asynchronous reset minimum pulse width TPLRSTMPW 0.282 0.332 ns
Synchronous reset setup time TSRSTSU 0.226 0.265 ns
Synchronous reset hold time TSRSTHD 0.036 0.043 ns
Write enable setup time TWESU 0.415 0.488 ns
Write enable hold time TWEHD 0.048 0.057 ns
Maximum frequency FMAX 400 340 MHz
The following table lists the RAM1K18 – dual-port mode for depth × width configuration 4K × 4 in worst
commercial-case conditions when TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Clock period TCY 2.5 2.941 ns
Clock minimum pulse width high TCLKMPWH 1.125 1.323 ns
Clock minimum pulse width low TCLKMPWL 1.125 1.323 ns
Pipelined clock period TPLCY 2.5 2.941 ns
Pipelined clock minimum pulse width high TPLCLKMPWH 1.125 1.323 ns
Table 233 • RAM1K18 – Dual-Port Mode for Depth × Width Configuration 4K × 4 (continued)
–1 –Std
Parameter Symbol Min Max Min Max Unit
Pipelined clock minimum pulse width low TPLCLKMPWL 1.125 1.323 ns
Read access time with pipeline register 0.323 0.38 ns
Read access time without pipeline register TCLK2Q 2.273 2.673 ns
Access time with feed-through write timing 1.511 1.778 ns
Address setup time TADDRSU 0.543 0.638 ns
Address hold time TADDRHD 0.274 0.322 ns
Data setup time TDSU 0.334 0.393 ns
Data hold time TDHD 0.082 0.096 ns
Block select setup time TBLKSU 0.207 0.244 ns
Block select hold time TBLKHD 0.216 0.254 ns
Block select to out disable time (when pipelined TBLK2Q 1.511 1.778 ns
register is disabled)
Block select minimum pulse width TBLKMPW 0.186 0.219 ns
Read enable setup time TRDESU 0.516 0.607 ns
Read enable hold time TRDEHD 0.071 0.083 ns
Pipelined read enable setup time (A_DOUT_EN, TRDPLESU 0.248 0.291 ns
B_DOUT_EN)
Pipelined read enable hold time (A_DOUT_EN, TRDPLEHD 0.102 0.12 ns
B_DOUT_EN)
Asynchronous reset to output propagation delay TR2Q 1.507 1.773 ns
Asynchronous reset removal time TRSTREM 0.506 0.595 ns
Asynchronous reset recovery time TRSTREC 0.004 0.005 ns
Asynchronous reset minimum pulse width TRSTMPW 0.301 0.354 ns
Pipelined register asynchronous reset removal time TPLRSTREM –0.279 –0.328 ns
Pipelined register asynchronous reset recovery time TPLRSTREC 0.327 0.385 ns
Pipelined register asynchronous reset minimum pulse TPLRSTMPW 0.282 0.332 ns
width
Synchronous reset setup time TSRSTSU 0.226 0.265 ns
Synchronous reset hold time TSRSTHD 0.036 0.043 ns
Write enable setup time TWESU 0.458 0.539 ns
Write enable hold time TWEHD 0.048 0.057 ns
Maximum frequency FMAX 400 340 MHz
The following table lists the RAM1K18 – dual-port mode for depth × width configuration 8K × 2 in worst
commercial-case conditions when TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Clock period TCY 2.5 2.941 ns
Clock minimum pulse width high TCLKMPWH 1.125 1.323 ns
Clock minimum pulse width low TCLKMPWL 1.125 1.323 ns
Pipelined clock period TPLCY 2.5 2.941 ns
Pipelined clock minimum pulse width high TPLCLKMPWH 1.125 1.323 ns
Pipelined clock minimum pulse width low TPLCLKMPWL 1.125 1.323 ns
Read access time with pipeline register 0.32 0.377 ns
Read access time without pipeline register TCLK2Q 2.272 2.673 ns
Access time with feed-through write timing 1.511 1.778 ns
Address setup time TADDRSU 0.612 0.72 ns
Address hold time TADDRHD 0.274 0.322 ns
Data setup time TDSU 0.33 0.388 ns
Data hold time TDHD 0.082 0.096 ns
Block select setup time TBLKSU 0.207 0.244 ns
Block select hold time TBLKHD 0.216 0.254 ns
Block select to out disable time (when pipelined register is TBLK2Q 1.511 1.778 ns
disabled)
Block select minimum pulse width TBLKMPW 0.186 0.219 ns
Read enable setup time TRDESU 0.529 0.622 ns
Read enable hold time TRDEHD 0.071 0.083 ns
Pipelined read enable setup time (A_DOUT_EN, TRDPLESU 0.248 0.291 ns
B_DOUT_EN)
Pipelined read enable hold time (A_DOUT_EN, B_DOUT_EN) TRDPLEHD 0.102 0.12 ns
Asynchronous reset to output propagation delay TR2Q 1.528 1.797 ns
Asynchronous reset removal time TRSTREM 0.506 0.595 ns
Asynchronous reset recovery time TRSTREC 0.004 0.005 ns
Asynchronous reset minimum pulse width TRSTMPW 0.301 0.354 ns
Pipelined register asynchronous reset removal time TPLRSTREM –0.279 –0.328 ns
Pipelined register asynchronous reset recovery time TPLRSTREC 0.327 0.385 ns
Pipelined register asynchronous reset minimum pulse width TPLRSTMPW 0.282 0.332 ns
Synchronous reset setup time TSRSTSU 0.226 0.265 ns
Synchronous reset hold time TSRSTHD 0.036 0.043 ns
Write enable setup time TWESU 0.488 0.574 ns
Write enable hold time TWEHD 0.048 0.057 ns
Maximum frequency FMAX 400 340 MHz
The following table lists the RAM1K18 – dual-port mode for depth × width configuration 16K × 1 in worst
commercial-case conditions when TJ = 85 °C, VDD = 1.14 V.
Table 235 • RAM1K18 – Dual-Port Mode for Depth × Width Configuration 16K × 1
–1 –Std
Parameter Symbol Min Max Min Max Unit
Clock period TCY 2.5 2.941 ns
Clock minimum pulse width high TCLKMPWH 1.125 1.323 ns
Clock minimum pulse width low TCLKMPWL 1.125 1.323 ns
Pipelined clock period TPLCY 2.5 2.941 ns
Pipelined clock minimum pulse width high TPLCLKMPWH 1.125 1.323 ns
Pipelined clock minimum pulse width low TPLCLKMPWL 1.125 1.323 ns
Read access time with pipeline register 0.32 0.377 ns
Read access time without pipeline register TCLK2Q 2.269 2.669 ns
Access time with feed-through write timing 1.51 1.777 ns
Address setup time TADDRSU 0.626 0.737 ns
Address hold time TADDRHD 0.274 0.322 ns
Data setup time TDSU 0.322 0.378 ns
Data hold time TDHD 0.082 0.096 ns
Block select setup time TBLKSU 0.207 0.244 ns
Block select hold time TBLKHD 0.216 0.254 ns
Block select to out disable time (when pipelined register is TBLK2Q 1.51 1.777 ns
disabled)
Block select minimum pulse width TBLKMPW 0.186 0.219 ns
Read enable setup time TRDESU 0.53 0.624 ns
Read enable hold time TRDEHD 0.071 0.083 ns
Pipelined read enable setup time (A_DOUT_EN, B_DOUT_EN) TRDPLESU 0.248 0.291 ns
Pipelined read enable hold time (A_DOUT_EN, B_DOUT_EN) TRDPLEHD 0.102 0.12 ns
Asynchronous reset to output propagation delay TR2Q 1.547 1.82 ns
Asynchronous reset removal time TRSTREM 0.506 0.595 ns
Asynchronous reset recovery time TRSTREC 0.004 0.005 ns
Asynchronous reset minimum pulse width TRSTMPW 0.301 0.354 ns
Pipelined register asynchronous reset removal time TPLRSTREM –0.279 –0.328 ns
Pipelined register asynchronous reset recovery time TPLRSTREC 0.327 0.385 ns
Pipelined register asynchronous reset minimum pulse width TPLRSTMPW 0.282 0.332 ns
Synchronous reset setup time TSRSTSU 0.226 0.265 ns
Synchronous reset hold time TSRSTHD 0.036 0.043 ns
Write enable setup time TWESU 0.454 0.534 ns
Write enable hold time TWEHD 0.048 0.057 ns
Maximum frequency FMAX 400 340 MHz
The following table lists the RAM1K18 – two-port mode for depth × width configuration 512 × 36 in worst
commercial-case conditions when TJ = 85 °C, VDD = 1.14 V.
Table 236 • RAM1K18 – Two-Port Mode for Depth × Width Configuration 512 × 36
–1 –Std
Parameter Symbol Min Max Min Max Unit
Clock period TCY 2.5 2.941 ns
Clock minimum pulse width high TCLKMPWH 1.125 1.323 ns
Clock minimum pulse width low TCLKMPWL 1.125 1.323 ns
Pipelined clock period TPLCY 2.5 2.941 ns
Pipelined clock minimum pulse width high TPLCLKMPWH 1.125 1.323 ns
Pipelined clock minimum pulse width low TPLCLKMPWL 1.125 1.323 ns
Read access time with pipeline register 0.334 0.393 ns
TCLK2Q
Read access time without pipeline register 2.25 2.647 ns
Address setup time TADDRSU 0.313 0.368 ns
Address hold time TADDRHD 0.274 0.322 ns
Data setup time TDSU 0.337 0.396 ns
Data hold time TDHD 0.111 0.13 ns
Block select setup time TBLKSU 0.207 0.244 ns
Block select hold time TBLKHD 0.201 0.237 ns
Block select to out disable time (when pipelined register is TBLK2Q 2.25 2.647 ns
disabled)
Block select minimum pulse width TBLKMPW 0.186 0.219 ns
Read enable setup time TRDESU 0.449 0.528 ns
Read enable hold time TRDEHD 0.167 0.197 ns
Pipelined read enable setup time (A_DOUT_EN, B_DOUT_EN) TRDPLESU 0.248 0.291 ns
Pipelined read enable hold time (A_DOUT_EN, B_DOUT_EN) TRDPLEHD 0.102 0.12 ns
Asynchronous reset to output propagation delay TR2Q 1.506 1.772 ns
Asynchronous reset removal time TRSTREM 0.506 0.595 ns
Asynchronous reset recovery time TRSTREC 0.004 0.005 ns
Asynchronous reset minimum pulse width TRSTMPW 0.301 0.354 ns
Pipelined register asynchronous reset removal time TPLRSTREM –0.279 –0.328 ns
Pipelined register asynchronous reset recovery time TPLRSTREC 0.327 0.385 ns
Pipelined register asynchronous reset minimum pulse width TPLRSTMPW 0.282 0.332 ns
Synchronous reset setup time TSRSTSU 0.226 0.265 ns
Synchronous reset hold time TSRSTHD 0.036 0.043 ns
Write enable setup time TWESU 0.39 0.458 ns
Write enable hold time TWEHD 0.242 0.285 ns
Maximum frequency FMAX 400 340 MHz
–1 –Std
Parameter Symbol Min Max Min Max Unit
Read clock period TCY 4 4 ns
Read clock minimum pulse width high TCLKMPWH 1.8 1.8 ns
Read clock minimum pulse width low TCLKMPWL 1.8 1.8 ns
Read pipeline clock period TPLCY 4 4 ns
Read pipeline clock minimum pulse width high TPLCLKMPWH 1.8 1.8 ns
Read pipeline clock minimum pulse width low TPLCLKMPWL 1.8 1.8 ns
Read access time with pipeline register 0.266 0.313 ns
TCLK2Q
Read access time without pipeline register 1.677 1.973 ns
Read address setup time in synchronous mode 0.301 0.354 ns
TADDRSU
Read address setup time in asynchronous mode 1.856 2.184 ns
Read address hold time in synchronous mode 0.091 0.107 ns
TADDRHD
Read address hold time in asynchronous mode –0.778 –0.915 ns
Read enable setup time TRDENSU 0.278 0.327 ns
Read enable hold time TRDENHD 0.057 0.067 ns
Read block select setup time TBLKSU 1.839 2.163 ns
Read block select hold time TBLKHD –0.65 –0.765 ns
Read block select to out disable time (when pipelined TBLK2Q 2.036 2.396 ns
register is disabled)
Read asynchronous reset removal time (pipelined clock) –0.023 –0.027 ns
Read asynchronous reset removal time (non-pipelined TRSTREM 0.046 0.054 ns
clock)
Read asynchronous reset recovery time (pipelined clock) 0.507 0.597 ns
Read asynchronous reset recovery time (non-pipelined TRSTREC 0.236 0.278 ns
clock)
Read asynchronous reset to output propagation delay TR2Q 0.839 0.987 ns
(with pipelined register enabled)
Read synchronous reset setup time TSRSTSU 0.271 0.319 ns
Read synchronous reset hold time TSRSTHD 0.061 0.071 ns
Write clock period TCCY 4 4 ns
Write clock minimum pulse width high TCCLKMPWH 1.8 1.8 ns
Write clock minimum pulse width low TCCLKMPWL 1.8 1.8 ns
Write block setup time TBLKCSU 0.404 0.476 ns
Write block hold time TBLKCHD 0.007 0.008 ns
Write input data setup time TDINCSU 0.115 0.135 ns
Write input data hold time TDINCHD 0.15 0.177 ns
–1 –Std
Parameter Symbol Min Max Min Max Unit
Write address setup time TADDRCSU 0.088 0.104 ns
Write address hold time TADDRCHD 0.128 0.15 ns
Write enable setup time TWECSU 0.397 0.467 ns
Write enable hold time TWECHD –0.026 –0.03 ns
Maximum frequency FMAX 250 250 MHz
The following table lists the µSRAM in 64 × 16 mode in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Read clock period TCY 4 4 ns
Read clock minimum pulse width high TCLKMPWH 1.8 1.8 ns
Read clock minimum pulse width low TCLKMPWL 1.8 1.8 ns
Read pipeline clock period TPLCY 4 4 ns
Read pipeline clock minimum pulse width high TPLCLKMPWH 1.8 1.8 ns
Read pipeline clock minimum pulse width low TPLCLKMPWL 1.8 1.8 ns
Read access time with pipeline register 0.266 0.313 ns
TCLK2Q
Read access time without pipeline register 1.677 1.973 ns
Read address setup time in synchronous mode 0.301 0.354 ns
TADDRSU
Read address setup time in asynchronous mode 1.856 2.184 ns
Read address hold time in synchronous mode 0.091 0.107 ns
TADDRHD
Read address hold time in asynchronous mode –0.778 –0.915 ns
Read enable setup time TRDENSU 0.278 0.327 ns
Read enable hold time TRDENHD 0.057 0.067 ns
Read block select setup time TBLKSU 1.839 2.163 ns
Read block select hold time TBLKHD –0.65 –0.765 ns
Read block select to out disable time (when pipelined TBLK2Q 2.036 2.396 ns
register is disabled)
Read asynchronous reset removal time (pipelined clock) –0.023 –0.027 ns
Read asynchronous reset removal time (non-pipelined TRSTREM 0.046 0.054 ns
clock)
Read asynchronous reset recovery time (pipelined clock) 0.507 0.597 ns
Read asynchronous reset recovery time (non-pipelined TRSTREC 0.236 0.278 ns
clock)
Read asynchronous reset to output propagation delay (with TR2Q 0.835 0.983 ns
pipelined register enabled)
Read synchronous reset setup time TSRSTSU 0.271 0.319 ns
–1 –Std
Parameter Symbol Min Max Min Max Unit
Read synchronous reset hold time TSRSTHD 0.061 0.071 ns
Write clock period TCCY 4 4 ns
Write clock minimum pulse width high TCCLKMPWH 1.8 1.8 ns
Write clock minimum pulse width low TCCLKMPWL 1.8 1.8 ns
Write block setup time TBLKCSU 0.404 0.476 ns
Write block hold time TBLKCHD 0.007 0.008 ns
Write input data setup time TDINCSU 0.115 0.135 ns
Write input data hold time TDINCHD 0.15 0.177 ns
Write address setup time TADDRCSU 0.088 0.104 ns
Write address hold time TADDRCHD 0.128 0.15 ns
Write enable setup time TWECSU 0.397 0.467 ns
Write enable hold time TWECHD –0.026 –0.03 ns
Maximum frequency FMAX 250 250 MHz
The following table lists the µSRAM in 128 × 9 mode in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Read clock period TCY 4 4 ns
Read clock minimum pulse width high TCLKMPWH 1.8 1.8 ns
Read clock minimum pulse width low TCLKMPWL 1.8 1.8 ns
Read pipeline clock period TPLCY 4 4 ns
Read pipeline clock minimum pulse width high TPLCLKMPWH 1.8 1.8 ns
Read pipeline clock minimum pulse width low TPLCLKMPWL 1.8 1.8 ns
Read access time with pipeline register 0.266 0.313 ns
TCLK2Q
Read access time without pipeline register 1.677 1.973 ns
Read address setup time in synchronous mode 0.301 0.354 ns
TADDRSU
Read address setup time in asynchronous mode 1.856 2.184 ns
Read address hold time in synchronous mode 0.091 0.107 ns
TADDRHD
Read address hold time in asynchronous mode –0.778 –0.915 ns
Read enable setup time TRDENSU 0.278 0.327 ns
Read enable hold time TRDENHD 0.057 0.067 ns
Read block select setup time TBLKSU 1.839 2.163 ns
Read block select hold time TBLKHD –0.65 –0.765 ns
Read block select to out disable time (when pipelined TBLK2Q 2.036 2.396 ns
register is disabled)
–1 –Std
Parameter Symbol Min Max Min Max Unit
Read asynchronous reset removal time (pipelined clock) –0.023 –0.027 ns
Read asynchronous reset removal time (non-pipelined TRSTREM 0.046 0.054 ns
clock)
Read asynchronous reset recovery time (pipelined clock) 0.507 0.597 ns
Read asynchronous reset recovery time (non-pipelined TRSTREC 0.236 0.278 ns
clock)
Read asynchronous reset to output propagation delay (with TR2Q 0.835 0.982 ns
pipelined register enabled)
Read synchronous reset setup time TSRSTSU 0.271 0.319 ns
Read synchronous reset hold time TSRSTHD 0.061 0.071 ns
Write clock period TCCY 4 4 ns
Write clock minimum pulse width high TCCLKMPWH 1.8 1.8 ns
Write clock minimum pulse width low TCCLKMPWL 1.8 1.8 ns
Write block setup time TBLKCSU 0.404 0.476 ns
Write block hold time TBLKCHD 0.007 0.008 ns
Write input data setup time TDINCSU 0.115 0.135 ns
Write input data hold time TDINCHD 0.15 0.177 ns
Write address setup time TADDRCSU 0.088 0.104 ns
Write address hold time TADDRCHD 0.128 0.15 ns
Write enable setup time TWECSU 0.397 0.467 ns
Write enable hold time TWECHD –0.026 –0.03 ns
Maximum frequency FMAX 250 250 MHz
The following table lists the µSRAM in 128 × 8 mode in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Read clock period TCY 4 4 ns
Read clock minimum pulse width high TCLKMPWH 1.8 1.8 ns
Read clock minimum pulse width low TCLKMPWL 1.8 1.8 ns
Read pipeline clock period TPLCY 4 4 ns
Read pipeline clock minimum pulse width high TPLCLKMPWH 1.8 1.8 ns
Read pipeline clock minimum pulse width low TPLCLKMPWL 1.8 1.8 ns
Read access time with pipeline register 0.266 0.313 ns
TCLK2Q
Read access time without pipeline register 1.677 1.973 ns
Read address setup time in synchronous mode 0.301 0.354 ns
TADDRSU
Read address setup time in asynchronous mode 1.856 2.184 ns
–1 –Std
Parameter Symbol Min Max Min Max Unit
Read address hold time in synchronous mode 0.091 0.107 ns
TADDRHD
Read address hold time in asynchronous mode –0.778 –0.915 ns
Read enable setup time TRDENSU 0.278 0.327 ns
Read enable hold time TRDENHD 0.057 0.067 ns
Read block select setup time TBLKSU 1.839 2.163 ns
Read block select hold time TBLKHD –0.65 –0.765 ns
Read block select to out disable time (when pipelined TBLK2Q 2.036 2.396 ns
register is disabled)
Read asynchronous reset removal time (pipelined clock) –0.023 –0.027 ns
Read asynchronous reset removal time (non-pipelined TRSTREM 0.046 0.054 ns
clock)
Read asynchronous reset recovery time (pipelined clock) 0.507 0.597 ns
Read asynchronous reset recovery time (non-pipelined TRSTREC 0.236 0.278 ns
clock)
Read asynchronous reset to output propagation delay (with TR2Q 0.835 0.982 ns
pipelined register enabled)
Read synchronous reset setup time TSRSTSU 0.271 0.319 ns
Read synchronous reset hold time TSRSTHD 0.061 0.071 ns
Write clock period TCCY 4 4 ns
Write clock minimum pulse width high TCCLKMPWH 1.8 1.8 ns
Write clock minimum pulse width low TCCLKMPWL 1.8 1.8 ns
Write block setup time TBLKCSU 0.404 0.476 ns
Write block hold time TBLKCHD 0.007 0.008 ns
Write input data setup time TDINCSU 0.115 0.135 ns
Write input data hold time TDINCHD 0.15 0.177 ns
Write address setup time TADDRCSU 0.088 0.104 ns
Write address hold time TADDRCHD 0.128 0.15 ns
Write enable setup time TWECSU 0.397 0.467 ns
Write enable hold time TWECHD –0.026 –0.03 ns
Maximum frequency FMAX 250 250 MHz
The following table lists the µSRAM in 256 × 4 mode in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Read clock period TCY 4 4 ns
Read clock minimum pulse width high TCLKMPWH 1.8 1.8 ns
Read clock minimum pulse width low TCLKMPWL 1.8 1.8 ns
Read pipeline clock period TPLCY 4 4 ns
Read pipeline clock minimum pulse width high TPLCLKMPWH 1.8 1.8 ns
Read pipeline clock minimum pulse width low TPLCLKMPWL 1.8 1.8 ns
Read access time with pipeline register 0.27 0.31 ns
TCLK2Q
Read access time without pipeline register 1.75 2.06 ns
Read address setup time in synchronous mode 0.301 0.354 ns
TADDRSU
Read address setup time in asynchronous mode 1.931 2.272 ns
Read address hold time in synchronous mode 0.121 0.142 ns
TADDRHD
Read address hold time in asynchronous mode –0.65 –0.76 ns
Read enable setup time TRDENSU 0.278 0.327 ns
Read enable hold time TRDENHD 0.057 0.067 ns
Read block select setup time TBLKSU 1.839 2.163 ns
Read block select hold time TBLKHD –0.65 –0.77 ns
Read block select to out disable time (when pipelined TBLK2Q 2.09 2.46 ns
register is disabled)
Read asynchronous reset removal time (pipelined clock) –0.02 –0.03 ns
Read asynchronous reset removal time (non-pipelined TRSTREM 0.046 0.054 ns
clock)
Read asynchronous reset recovery time (pipelined clock) 0.507 0.597 ns
Read asynchronous reset recovery time (non-pipelined TRSTREC 0.236 0.278 ns
clock)
Read asynchronous reset to output propagation delay TR2Q 0.83 0.98 ns
(with pipelined register enabled)
Read synchronous reset setup time TSRSTSU 0.271 0.319 ns
Read synchronous reset hold time TSRSTHD 0.061 0.071 ns
Write clock period TCCY 4 4 ns
Write clock minimum pulse width high TCCLKMPWH 1.8 1.8 ns
Write clock minimum pulse width low TCCLKMPWL 1.8 1.8 ns
Write block setup time TBLKCSU 0.404 0.476 ns
Write block hold time TBLKCHD 0.007 0.008 ns
Write input data setup time TDINCSU 0.101 0.118 ns
Write input data hold time TDINCHD 0.137 0.161 ns
Write address setup time TADDRCSU 0.088 0.104 ns
–1 –Std
Parameter Symbol Min Max Min Max Unit
Write address hold time TADDRCHD 0.245 0.288 ns
Write enable setup time TWECSU 0.397 0.467 ns
Write enable hold time TWECHD –0.03 –0.03 ns
Maximum frequency FMAX 250 250 MHz
The following table lists the µSRAM in 512 × 2 mode in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Read clock period TCY 4 4 ns
Read clock minimum pulse width high TCLKMPWH 1.8 1.8 ns
Read clock minimum pulse width low TCLKMPWL 1.8 1.8 ns
Read pipeline clock period TPLCY 4 4 ns
Read pipeline clock minimum pulse width high TPLCLKMPWH 1.8 1.8 ns
Read pipeline clock minimum pulse width low TPLCLKMPWL 1.8 1.8 ns
Read access time with pipeline register 0.27 0.31 ns
TCLK2Q
Read access time without pipeline register 1.76 2.08 ns
Read address setup time in synchronous mode 0.301 0.354 ns
TADDRSU
Read address setup time in asynchronous mode 1.96 2.306 ns
Read address hold time in synchronous mode 0.137 0.161 ns
TADDRHD
Read address hold time in asynchronous mode –0.58 –0.68 ns
Read enable setup time TRDENSU 0.278 0.327 ns
Read enable hold time TRDENHD 0.057 0.067 ns
Read block select setup time TBLKSU 1.839 2.163 ns
Read block select hold time TBLKHD –0.65 –0.77 ns
Read block select to out disable time (when pipelined TBLK2Q 2.14 2.52 ns
register is disabled)
Read asynchronous reset removal time (pipelined clock) –0.02 –0.03 ns
Read asynchronous reset removal time (non-pipelined TRSTREM 0.046 0.054 ns
clock)
Read asynchronous reset recovery time (pipelined clock) 0.507 0.597 ns
Read asynchronous reset recovery time (non-pipelined TRSTREC 0.236 0.278 ns
clock)
Read asynchronous reset to output propagation delay (with TR2Q 0.83 0.98 ns
pipelined register enabled)
Read synchronous reset setup time TSRSTSU 0.271 0.319 ns
Read synchronous reset hold time TSRSTHD 0.061 0.071 ns
–1 –Std
Parameter Symbol Min Max Min Max Unit
Write clock period TCCY 4 4 ns
Write clock minimum pulse width high TCCLKMPWH 1.8 1.8 ns
Write clock minimum pulse width low TCCLKMPWL 1.8 1.8 ns
Write block setup time TBLKCSU 0.404 0.476 ns
Write block hold time TBLKCHD 0.007 0.008 ns
Write input data setup time TDINCSU 0.101 0.118 ns
Write input data hold time TDINCHD 0.137 0.161 ns
Write address setup time TADDRCSU 0.088 0.104 ns
Write address hold time TADDRCHD 0.247 0.29 ns
Write enable setup time TWECSU 0.397 0.467 ns
Write enable hold time TWECHD –0.03 –0.03 ns
Maximum frequency FMAX 250 250 MHz
The following table lists the µSRAM in 1024 × 1 mode in worst commercial-case conditions when
TJ = 85 °C, VDD = 1.14 V.
–1 –Std
Parameter Symbol Min Max Min Max Unit
Read clock period TCY 4 4 ns
Read clock minimum pulse width high TCLKMPWH 1.8 1.8 ns
Read clock minimum pulse width low TCLKMPWL 1.8 1.8 ns
Read pipeline clock period TPLCY 4 4 ns
Read pipeline clock minimum pulse width high TPLCLKMPWH 1.8 1.8 ns
Read pipeline clock minimum pulse width low TPLCLKMPWL 1.8 1.8 ns
Read access time with pipeline register 0.27 0.31 ns
TCLK2Q
Read access time without pipeline register 1.78 2.1 ns
Read address setup time in synchronous mode 0.301 0.354 ns
TADDRSU
Read address setup time in asynchronous mode 1.978 2.327 ns
Read address hold time in synchronous mode 0.137 0.161 ns
TADDRHD
Read address hold time in asynchronous mode –0.6 –0.71 ns
Read enable setup time TRDENSU 0.278 0.327 ns
Read enable hold time TRDENHD 0.057 0.067 ns
Read block select setup time TBLKSU 1.839 2.163 ns
Read block select hold time TBLKHD –0.65 –0.77 ns
Read block select to out disable time (when pipelined register TBLK2Q 2.16 2.54 ns
is disabled)
Read asynchronous reset removal time (pipelined clock) –0.02 –0.03 ns
TRSTREM
Read asynchronous reset removal time (non-pipelined clock) 0.046 0.054 ns
–1 –Std
Parameter Symbol Min Max Min Max Unit
Read asynchronous reset recovery time (pipelined clock) 0.507 0.597 ns
TRSTREC
Read asynchronous reset recovery time (non-pipelined clock) 0.236 0.278 ns
Read asynchronous reset to output propagation delay (with TR2Q 0.83 0.98 ns
pipelined register enabled)
Read synchronous reset setup time TSRSTSU 0.271 0.319 ns
Read synchronous reset hold time TSRSTHD 0.061 0.071 ns
Write clock period TCCY 4 4 ns
Write clock minimum pulse width high TCCLKMPWH 1.8 1.8 ns
Write clock minimum pulse width low TCCLKMPWL 1.8 1.8 ns
Write block setup time TBLKCSU 0.404 0.476 ns
Write block hold time TBLKCHD 0.007 0.008 ns
Write input data setup time TDINCSU 0.003 0.004 ns
Write input data hold time TDINCHD 0.137 0.161 ns
Write address setup time TADDRCSU 0.088 0.104 ns
Write address hold time TADDRCHD 0.247 0.29 ns
Write enable setup time TWECSU 0.397 0.467 ns
Write enable hold time TWECHD –0.03 –0.03 ns
Maximum frequency FMAX 250 250 MHz
M2S/M2GL
Device Image size Bytes Program Verify Unit
005 302672 22 10 Sec
010 568784 28 18 Sec
025 1223504 51 26 Sec
050 2424832 66 54 Sec
060 2418896 77 54 Sec
090 3645968 113 126 Sec
150 6139184 155 193 Sec
M2S/M2GL
Device Image size Bytes Program Verify Unit
005 137536 39 4 Sec
010 274816 78 9 Sec
025 274816 78 9 Sec
050 278528 84 8 Sec
060 268480 76 8 Sec
090 544496 154 15 Sec
150 544496 155 15 Sec
M2S/M2GL
Device Image size Bytes Program Verify Unit
005 439296 59 11 Sec
010 842688 107 20 Sec
025 1497408 120 35 Sec
050 2695168 162 59 Sec
060 2686464 158 70 Sec
090 4190208 266 147 Sec
150 6682768 316 231 Sec
M2S/M2GL
Device Image size Bytes Authenticate Program Verify Unit
005 302672 4 17 6 Sec
010 568784 7 23 12 Sec
025 1223504 14 33 23 Sec
050 2424832 29 52 40 Sec
060 2418896 39 61 50 Sec
090 3645968 60 84 73 Sec
150 6139184 100 132 120 Sec
M2S/M2GL
Device Image size Bytes Authenticate Program Verify Unit
005 137536 2 37 5 Sec
010 274816 4 76 11 Sec
025 274816 4 78 10 Sec
050 278528 3 85 9 Sec
060 268480 5 76 22 Sec
090 544496 10 152 43 Sec
150 544496 10 153 44 Sec
M2S/M2GL
Device Image size Bytes Authenticate Program Verify Unit
005 439296 6 56 11 Sec
010 842688 11 100 21 Sec
025 1497408 19 113 32 Sec
050 2695168 32 136 48 Sec
060 2686464 43 137 70 Sec
090 4190208 68 236 115 Sec
150 6682768 109 286 162 Sec
Table 253 • Programming Times with 100 kHz, 25 MHz, and 12.5 MHz SPI Clock Rates
(Fabric Only)
Auto Programming
Programming Auto Update Recovery
M2S/M2GL
Device 100 kHz 25 MHz 12.5 MHz Unit
005 47 27 28 Sec
010 77 35 35 Sec
025 150 42 41 Sec
050 331 Not Supported Not Supported Sec
060 291 83 82 Sec
090 427 109 108 Sec
150 708 157 160 Sec
1. Auto Programming in 050 device is done through SC_SPI, and SPI CLK is set
to 6.25 MHz.
Table 254 • Programming Times with 100 kHz, 25 MHz, and 12.5 MHz SPI Clock Rates
(eNVM Only)
Auto Programming
Programming Auto Update Recovery
M2S/M2GL
Device 100 kHz 25 MHz 12.5 MHz Unit
005 41 48 49 Sec
010 86 87 87 Sec
025 87 85 86 Sec
050 85 Not Supported Not Supported Sec
060 78 86 86 Sec
090 154 162 162 Sec
Table 254 • Programming Times with 100 kHz, 25 MHz, and 12.5 MHz SPI Clock Rates
(eNVM Only) (continued)
Auto Programming
Programming Auto Update Recovery
M2S/M2GL
Device 100 kHz 25 MHz 12.5 MHz Unit
150 161 161 161 Sec
Table 255 • Programming Times with 100 kHz, 25 MHz, and 12.5 MHz SPI Clock Rates
(Fabric and eNVM)
Auto Programming
Programming Auto Update Recovery
M2S/M2GL
Device 100 kHz 25 MHz 12.5 MHz Unit
005 47 27 28 Sec
010 77 35 35 Sec
025 150 42 41 Sec
050 331 Not Supported Not Supported Sec
060 291 83 82 Sec
090 427 109 108 Sec
150 708 157 160 Sec
005 41 48 49 Sec
010 86 87 87 Sec
025 87 85 86 Sec
050 85 Not Supported Not Supported Sec
060 78 86 86 Sec
090 154 162 162 Sec
150 161 161 161 Sec
005 87 67 66 Sec
010 161 113 113 Sec
025 229 120 121 Sec
050 112 Not Supported Not Supported Sec
060 368 161 158 Sec
090 582 261 260 Sec
150 867 309 310 Sec
1. Auto Programming in 050 device is done through SC_SPI, and SPI CLK is set to 6.25
MHz.
The following table lists the programming times in worst-case conditions when TJ = 100 °C, VDD = 1.14 V.
External SPI flash part# AT25DF641-s3H is used during this measurement.
Image size
M2S/M2GL Device Bytes Program Verify Unit
005 302672 44 10 Sec
010 568784 50 18 Sec
025 1223504 73 26 Sec
050 2424832 88 54 Sec
060 2418896 99 54 Sec
090 3645968 135 126 Sec
150 6139184 177 193 Sec
Image size
M2S/M2GL Device Bytes Program Verify Unit
005 137536 61 4 Sec
010 274816 100 9 Sec
025 274816 100 9 Sec
050 2,78,528 106 8 Sec
060 268480 98 8 Sec
090 544496 176 15 Sec
150 544496 177 15 Sec
Image size
M2S/M2GL Device Bytes Program Verify Unit
005 439296 71 11 Sec
010 842688 129 20 Sec
025 1497408 142 35 Sec
050 2695168 184 59 Sec
060 2686464 180 70 Sec
090 4190208 288 147 Sec
150 6682768 338 231 Sec
Image size
M2S/M2GL Device Bytes Authenticate Program Verify Unit
005 302672 4 39 6 Sec
010 568784 7 45 12 Sec
025 1223504 14 55 23 Sec
050 2424832 29 74 40 Sec
060 2418896 39 83 50 Sec
090 3645968 60 106 73 Sec
150 6139184 100 154 120 Sec
Image size
M2S/M2GL Device Bytes Authenticate Program Verify Unit
005 137536 2 59 5 Sec
010 274816 4 98 11 Sec
025 274816 4 100 10 Sec
050 2,78,528 3 107 9 Sec
060 268480 5 98 22 Sec
090 544496 10 174 43 Sec
150 544496 10 175 44 Sec
Image size
M2S/M2GL Device Bytes Authenticate Program Verify Unit
005 439296 6 78 11 Sec
010 842688 11 122 21 Sec
025 1497408 19 135 32 Sec
050 2695168 32 158 48 Sec
060 2686464 43 159 70 Sec
090 4190208 68 258 115 Sec
150 6682768 109 308 162 Sec
Table 265 • Programming Times with 100 kHz, 25 MHz. and 12.5 MHz SPI Clock Rates (Fabric
Only)
1. Auto programming in 050 device is done through SC_SPI, and SPI CLK is set to 6.25 MHz.
Table 266 • Programming Times with 100 kHz, 25 MHz. and 12.5 MHz SPI Clock Rates (eNVM
Only)
Table 267 • Programming Times with 100 kHz, 25 MHz. and 12.5 MHz SPI Clock Rates (Fabric and
eNVM)
–1 –Std
Parameter Symbol Min Max Min Max Unit
Input, control register setup time TMISU 0.149 0.176 ns
Input, control register hold time TMIHD 1.68 1.976 ns
CDIN input setup time TMOCDINSU 0.185 0.218 ns
CDIN input hold time TMOCDINHD 0.08 0.094 ns
Synchronous reset/enable setup time TMSRSTENSU –0.419 –0.493 ns
Synchronous reset/enable hold time TMSRSTENHD 0.011 0.013 ns
Asynchronous reset removal time TMARSTREM 0 0 ns
Asynchronous reset recovery time TMARSTREC 0.088 0.104 ns
Output register clock to out delay TMOCQ 0.232 0.273 ns
CLK minimum period TMCLKMP 2.245 2.641 ns
The following table lists the math blocks with input bypassed and output registers used in worst
commercial-case conditions when TJ = 85 °C, VDD = 1.14 V.
Table 269 • Math Block with Input Bypassed and Output Registers Used
–1 –Std
Parameter Symbol Min Max Min Max Unit
Output register setup time TMOSU 2.294 2.699 ns
Output register hold time TMOHD 1.68 1.976 ns
CDIN input setup time TMOCDINSU 0.115 0.136 ns
CDIN input hold time TMOCDINHD –0.444 –0.522 ns
Synchronous reset/enable setup time TMSRSTENSU –0.419 –0.493 ns
Synchronous reset/enable hold time TMSRSTENHD 0.011 0.013 ns
Asynchronous reset removal time TMARSTREM 0 0 ns
Asynchronous reset recovery time TMARSTREC 0.014 0.017 ns
Output register clock to out delay TMOCQ 0.232 0.273 ns
CLK minimum period TMCLKMP 2.179 2.563 ns
The following table lists the math blocks with input register used and output in bypass mode in worst
commercial-case conditions when TJ = 85 °C, VDD = 1.14 V.
Table 270 • Math Block with Input Register Used and Output in Bypass Mode
–1 –Std
Parameter Symbol Min Max Min Max Unit
Input register setup time TMISU 0.149 0.176 ns
Input register hold time TMIHD 0.185 0.218 ns
Synchronous reset/enable setup time TMSRSTENSU 0.08 0.094 ns
Synchronous reset/enable hold time TMSRSTENHD –0.012 –0.014 ns
Asynchronous reset removal time TMARSTREM –0.005 –0.005 ns
Asynchronous reset recovery time TMARSTREC 0.088 0.104 ns
Input register clock to output delay TMICQ 2.52 2.964 ns
CDIN to output delay TMCDIN2Q 1.951 2.295 ns
The following table lists the math blocks with input and output in bypass mode in worst commercial-case
conditions when TJ = 85 °C, VDD = 1.14 V.
Table 271 • Math Block with Input and Output in Bypass Mode
–1 –Std
Parameter Symbol Max Max Unit
Input to output delay TMIQ 2.568 3.022 ns
CDIN to output delay TMCDIN2Q 1.951 2.295 ns
The following table lists the eNVM page programming in worst-case conditions when VDD = 1.14 V,
VPPNVM = VPP = 2.375 V.
Conditions
Prediction Additional
Service Timing Unit Resistance Input
Instantiate 85 ms OFF X
Generate 4.5 ms + (6.25 us/byte x No. of Bytes) OFF 0
(after Instantiate)1
6.0 ms + (6.25 us/byte x No. of Bytes) OFF 64
7.0 ms + (6.25 us/byte x No. of Bytes) OFF 128
Generate 47 ms ON X
(after Instantiate)
Generate 0.5 ms + (6.25 us/byte x No. of Bytes) OFF 0
(subsequent)1
2.0 ms + (6.25 us/byte x No. of Bytes) OFF 64
3.0 ms + (6.25 us/byte x No. of Bytes) OFF 128
Generate 43 ms ON X
(subsequent)
Reseed 40 ms
Uninstantiate 0.16 ms
Reset 0.10 ms
Self test 20 ms First time after power-up
6 ms Subsequent
1. If PUF_OFF, generate will incur additional PUF delay time for consecutive service calls.
Table 277 • Electrical Characteristics of the Crystal Oscillator – High Gain Mode (20 MHz)
Table 277 • Electrical Characteristics of the Crystal Oscillator – High Gain Mode (20 MHz) (continued)
Table 278 • Electrical Characteristics of the Crystal Oscillator – Medium Gain Mode (2 MHz)
Table 279 • Electrical Characteristics of the Crystal Oscillator – Low Gain Mode (32 kHz)
1. The minimum output clock frequency is limited by the PLL. For more information, see UG0449: SmartFusion2 and IGLOO2
Clocking Resources User Guide.
2. The PLL is used in conjunction with the Clock Conditioning Circuitry. Performance is limited by the CCC output frequency.
The following table lists the CCC/PLL jitter specifications in worst-case industrial conditions when
TJ = 100 °C, VDD = 1.14 V.
Table 283 • IGLOO2 and SmartFusion2 SoC FPGAs CCC/PLL Jitter Specifications
1. SSO data is based on LVCMOS 2.5 V MSIO and/or MSIOD bank I/Os.
2.3.22 JTAG
Table 284 • JTAG 1532 for 005, 010, 025, and 050 Devices
Table 284 • JTAG 1532 for 005, 010, 025, and 050 Devices (continued)
Table 285 • JTAG 1532 for 060, 090, and 150 Devices
1. For specific Rise/Fall Times, board design considerations and detailed output buffer resistances, use the corresponding IBIS
models located on the Microsemi SoC Products Group website: http://www.microsemi.com/soc/download/ibis/default.aspx. Use
the supported I/O Configurations for the System Controller SPI in the following table.
Table 287 • Supported I/O Configurations for System Controller SPI (for MSIO Bank Only)
Voltage Supply I/O Drive Configuration Unit
3.3 V 20 mA
2.5 V 16 mA
1.8 V 12 mA
1.5 V 8 mA
1.2 V 4 mA
Note: For more information about power-up times, see UG0331: SmartFusion2 Microcontroller Subsystem
User Guide and UG0448: IGLOO2 FPGA High Performance Memory Subsystem User Guide.
'(9567B1
9339'',[
9''
5&26&B0+]
7ULVWDWH
,1%8)
+LJK=
79'':38
,1%8):($.38//
06,206,2'''5,2
79''325
7325066567 7066567287
32:(5B21B5(6(7B1
79''066567
066B5(6(7B1B0)
7325287
79''287
7ULVWDWH
287%8)
+LJK=
The following table lists power-up to functional times in worst-case industrial conditions when TJ = 100
°C, VDD = 1.14 V.
Note: For more information about power-up times, see UG0448: IGLOO2 FPGA High Performance Memory
Subsystem User Guide and UG0331: SmartFusion2 Microcontroller Subsystem User Guide.
'(9567B1
9339'',[
9''
5&26&B0+]
7ULVWDWH
,1%8)
+LJK=
79'':38
,1%8):($.38//
06,206,2'''5,2
79''325
32:(5B21B5(6(7B1
7325287
79''287
7ULVWDWH
287%8)
+LJK=
9''9339'',[
5&26&B0+]
'(9567B1
7ULVWDWH
,1%8)
+LJK=
,1%8):($.38//
06,206,2'''5,2
7'(9567325
7066567287
7325066567
32:(5B21B5(6(7B1
7'(9567066567
066B5(6(7B1B0)
7325287
7'(9567287
287%8) 7ULVWDWH
+LJK=
9''9339'',[
5&26&B0+]
'(9567B1
7ULVWDWH
,1%8)
+LJK=
,1%8):($.38//
06,206,2'''5,2
7'(9567325
32:(5B21B5(6(7B1 7325287
7'(9567287
7ULVWDWH
287%8)
+LJK=
The following table lists the DEVRST_N to functional times in worst-case industrial conditions when TJ =
100 °C, VDD = 1.14 V.
Entry/Exit
Entry/Exit Timing Timing
FCLK = 100MHz FCLK = 3 MHz
005, 010, 025,
060, 090, and
Parameter Symbol 150 050 All Devices Unit Conditions
Entry time TFF_ENTRY 160 150 320 eNVM and MSS/HPMS PLL =
μs
ON
215 200 430 eNVM and MSS/HPMS PLL=
μs
OFF
Exit time with TFF_EXIT 100 100 140 eNVM and MSS/HPMS PLL =
μs
respect to the ON during F*F
MSS PLL Lock
136 120 190 eNVM = ON and MSS/HPMS
PLL = OFF during F*F and
μs
MSS/HPMS PLL turned back
on at exit
200 200 285 eNVM and MSS/HPMS PLL =
μs OFF during F*F and both are
turned back on at exit
200 200 285 eNVM = OFF and MSS/HPMS
μs PLL = ON during F*F and
eNVM turned back on at exit
Exit time with TFF_EXIT 1.5 1.5 1.5 eNVM and MSS/HPMS PLL =
ms
respect to the ON during F*F
fabric PLL lock1
1.5 1.5 1.5 eNVM and MSS/HPMS PLL =
ms OFF during F*F and both are
turned back on at exit
Exit time with TFF_EXIT 21 15 21 eNVM and MSS/HPMS PLL =
μs
respect to the ON during F*F
fabric buffer
65 55 65 eNVM and MSS/HPMS PLL =
output
μs OFF during F*F and both are
turned back on at exit
1. Based on default SerDes transmitter settings for PCIe Gen1. Lower amplitudes are
available through programming changes to TX_AMP setting.
2. Based on Input Voltage Common-Mode (VICM) = 0 V. Requires AC Coupling.
The following table lists the receiver pa in worst-case industrial conditions when TJ = 100 °C,
VDD = 1.14 V.
The following table lists the SerDes reference clock AC specifications in worst-case industrial conditions
when TJ = 100 °C, VDD = 1.14 V.
Table 300 • HCSL Minimum and Maximum DC Input Levels (Applicable to SerDes REFCLK Only)
Table 301 • HCSL Minimum and Maximum AC Switching Speeds (Applicable to SerDes REFCLK
Only)
1. These values are provided for MSIO Bank–LVTTL 8 mA Low Drive at 25 °C, typical conditions. For board design considerations
and detailed output buffer resistances, use the corresponding IBIS models located on the SoC Products Group website:
http://www.microsemi.com/soc/download/ibis/default.aspx.
2. These maximum values are provided for information only. Minimum output buffer resistance values depend on VDDIx, drive
strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the
corresponding IBIS models located on the SoC Products Group website:
http://www.microsemi.com/soc/download/ibis/default.aspx.
3. R(PULL-DOWN-MAX) = (VOLspec)/IOLspec.
4. R(PULL-UP-MAX) = (VDDImax–VOHspec)/IOHspec.
The following table lists the I2C switching characteristics in worst-case industrial conditions when
TJ = 100 °C, VDD = 1.14 V
Table 304 • I2C Switching Characteristics
–1 Std
Parameter Symbol Min Min Unit
Low period of I2C_x_SCL TLOW 1 1 PCLK cycles
High period of I2C_x_SCL THIGH 1 1 PCLK cycles
START hold time THD;STA 1 1 PCLK cycles
START setup time TSU;STA 1 1 PCLK cycles
DATA hold time THD;DAT 1 1 PCLK cycles
DATA setup time TSU;DAT 1 1 PCLK cycles
STOP setup time TSU;STO 1 1 PCLK cycles
SDA
TRISE TFALL
tSU;STO
tSU;STA tHD;STA tHD;DAT tSU;DAT
S
P
1. For specific Rise/Fall Times board design considerations and detailed output buffer resistances, use the corresponding IBIS
models located on the Microsemi SoC Products Group website: http://www.microsemi.com/soc/download/ibis/default.aspx.
2. For allowable pclk configurations, see Serial Peripheral Interface Controller section in the UG0331: SmartFusion2 Microcontroller
Subsystem User Guide.
Figure 22 • SPI Timing for a Single Frame Transfer in Motorola Mode (SPH = 1)
SP1
SP4 SP5
SP2 SP3
90%
SPI_0_CLK 50% 50% 50%
SPO = 0 10% 10%
SPI_0_CLK
SPO = 1
90% 90%
SPI_0_SS 1 0% 10%
SP5 SP4
SP6 SP7
9 0% 90%
5 0% MSB 5 0%
SPI_0_DO
10% 10%
SP8 SP9
SP5 SP4
1. For specific Rise/Fall Times board design considerations and detailed output buffer resistances, use the corresponding IBIS
models located on the Microsemi SoC Products Group website: http://www.microsemi.com/soc/download/ibis/default.aspx.
2. For allowable pclk configurations, see the Serial Peripheral Interface Controller section in the UG0331: SmartFusion2
Microcontroller Subsystem User Guide.
Figure 23 • SPI Timing for a Single Frame Transfer in Motorola Mode (SPH = 1)
SP1
SP4 SP5
SP2 SP3
90%
SPI_0_CLK 50% 50% 50%
SPO = 0 10% 10%
SPI_0_CLK
SPO = 1
90% 90%
SPI_0_SS 1 0% 10%
SP5 SP4
SP6 SP7
9 0% 90%
5 0% MSB 5 0%
SPI_0_DO
10% 10%
SP8 SP9
SP5 SP4