MC14538B Dual Precision Retriggerable/Resettable Monostable Multivibrator

Download as pdf or txt
Download as pdf or txt
You are on page 1of 13

MC14538B

Dual Precision
Retriggerable/Resettable
Monostable Multivibrator
The MC14538B is a dual, retriggerable, resettable monostable
multivibrator. It may be triggered from either edge of an input pulse,
and produces an accurate output pulse over a wide range of widths, the http://onsemi.com
duration and accuracy of which are determined by the external timing
components, CX and RX. Output Pulse Width T = RX @ CX (secs)
RX = W
CX = Farads
Features SOIC−16 SOIC−16WB
• Unlimited Rise and Fall Time Allowed on the A Trigger Input D SUFFIX DW SUFFIX
CASE 751B CASE 751G
• Pulse Width Range = 10 ms to 10 s
• Latched Trigger Inputs
• Separate Latched Reset Inputs
• 3.0 Vdc to 18 Vdc Operational Limits
• Triggerable from Positive (A Input) or Negative−Going Edge (B−Input)
TSSOP−16
DT SUFFIX
SOEIAJ−16
F SUFFIX
• Capable of Driving Two Low−Power TTL Loads or One Low−Power CASE 948F CASE 966
Schottky TTL Load Over the Rated Temperature Range
• Pin−for−pin Compatible with MC14528B and CD4528B (CD4098) MARKING DIAGRAMS
• Use the MC54/74HC4538A for Pulse Widths Less Than 10 ms with
16
Supplies Up to 6 V 16
• NLV Prefix for Automotive and Other Applications Requiring 14538BG 14538BG
Unique Site and Control Change Requirements; AEC−Q100 AWLYWW AWLYYWW
Qualified and PPAP Capable
1
• These Devices are Pb−Free and are RoHS Compliant 1
SOIC−16 SOIC−16WB
MAXIMUM RATINGS (Voltages Referenced to VSS)
Symbol Parameter Value Unit
VDD DC Supply Voltage Range −0.5 to +18.0 V 16 16
14
Vin, Vout Input or Output Voltage Range −0.5 to VDD + 0.5 V 538B MC14538B
(DC or Transient) ALYWG ALYWG
Iin, Iout Input or Output Current ±10 mA G
(DC or Transient) per Pin 1 1
PD Power Dissipation, per Package 500 mW TSSOP−16 SOEIAJ−16
(Note 1)
A = Assembly Location
TA Operating Temperature Range −55 to +125 °C
WL, L = Wafer Lot
Tstg Storage Temperature Range −65 to +150 °C YY, Y = Year
TL Lead Temperature 260 °C WW, W = Work Week
(8−Second Soldering) G or G = Pb−Free Indicator

Stresses exceeding those listed in the Maximum Ratings table may damage the (Note: Microdot may be in either location)
device. If any of these limits are exceeded, device functionality should not be
assumed, damage may occur and reliability may be affected.
1. Temperature Derating: “D/DW” Packages: –7.0 mW/_C From 65_C To 125_C ORDERING INFORMATION
This device contains protection circuitry to guard against damage due to high See detailed ordering and shipping information in the package
dimensions section on page 2 of this data sheet.
static voltages or electric fields. However, precautions must be taken to avoid
applications of any voltage higher than maximum rated voltages to this
high−impedance circuit. For proper operation, Vin and Vout should be constrained
to the range VSS ≤ (Vin or Vout) ≤ VDD.
Unused inputs must always be tied to an appropriate logic voltage level
(e.g., either VSS or VDD). Unused outputs must be left open.

© Semiconductor Components Industries, LLC, 2014 1 Publication Order Number:


July, 2014 − Rev. 11 MC14538B/D
MC14538B

PIN ASSIGNMENT BLOCK DIAGRAM


CX RX
VSS 1 16 VDD
VDD
CX/RXA 2 15 VSS
1 2
RESET A 3 14 CX/RXB A
4
AA 4 13 RESET B Q1 6
B
BA 5 12 AB 5 Q1 7
RESET
QA 6 11 BB
QA 7 10 QB 3

VSS 8 9 QB
CX RX
VDD
ONE−SHOT SELECTION GUIDE
15 14
A
100 ns 1 ms 10 ms 100 ms 1 ms 10 ms 100 ms 1s 10 s 12
Q2 10
MC14528B B
11 Q2 9
MC14536B 23 HR RESET
MC14538B
MC14541B 5 MIN. 13
MC4538A* RX AND CX ARE EXTERNAL COMPONENTS.
VDD = PIN 16
VSS = PIN 8, PIN 1, PIN 15
*LIMITED OPERATING VOLTAGE (2 - 6 V)

TOTAL OUTPUT PULSE WIDTH RANGE


RECOMMENDED PULSE WIDTH RANGE

ORDERING INFORMATION
Device Package Shipping†
MC14538BDG SOIC−16 48 Units / Rail
(Pb−Free)
NLV14538BDG* SOIC−16 48 Units / Rail
(Pb−Free)
MC14538BDR2G SOIC−16 2500 Units / Tape & Reel
(Pb−Free)
NLV14538BDR2G* SOIC−16 2500 Units / Tape & Reel
(Pb−Free)
MC14538BDTR2G TSSOP−16 2500 Units / Tape & Reel
(Pb−Free)
NLV14538BDTR2G* TSSOP−16 2500 Units / Tape & Reel
(Pb−Free)
MC14538BDWG SOIC−16 WB 47 Units / Rail
(Pb−Free)
NLV14538BDWG* SOIC−16 WB 47 Units / Rail
(Pb−Free)
MC14538BDWR2G SOIC−16 WB 1000 Units / Tape & Reel
(Pb−Free)
NLV14538BDWR2G* SOIC−16 WB 1000 Units / Tape & Reel
(Pb−Free)
MC14538BFG SOEIAJ−16 50 Units / Rail
(Pb−Free)
MC14538BFELG SOEIAJ−16 2000 Units / Tape & Reel
(Pb−Free)
†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specifications Brochure, BRD8011/D.
*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC−Q100 Qualified and PPAP
Capable.

http://onsemi.com
2
MC14538B

ELECTRICAL CHARACTERISTICS (Voltages Referenced to VSS)


− 55_C 25_C 125_C
VDD
Characteristic Symbol Min Max Min Typ Max Min Max Unit
Vdc
(Note 2)

Output Voltage “0” Level VOL 5.0 − 0.05 − 0 0.05 − 0.05 Vdc
Vin = VDD or 0 10 − 0.05 − 0 0.05 − 0.05
15 − 0.05 − 0 0.05 − 0.05
“1” Level VOH 5.0 4.95 − 4.95 5.0 − 4.95 − Vdc
Vin = 0 or VDD 10 9.95 − 9.95 10 − 9.95 −
15 14.95 − 14.95 15 − 14.95 −
Input Voltage “0” Level VIL Vdc
(VO = 4.5 or 0.5 Vdc) 5.0 − 1.5 − 2.25 1.5 − 1.5
(VO = 9.0 or 1.0 Vdc) 10 − 3.0 − 4.50 3.0 − 3.0
(VO = 13.5 or 1.5 Vdc) 15 − 4.0 − 6.75 4.0 − 4.0
“1” Level VIH Vdc
(VO = 0.5 or 4.5 Vdc) 5.0 3.5 − 3.5 2.75 − 3.5 −
(VO = 1.0 or 9.0 Vdc) 10 7.0 − 7.0 5.50 − 7.0 −
(VO = 1.5 or 13.5 Vdc) 15 11 − 11 8.25 − 11 −
Output Drive Current IOH mAdc
(VOH = 2.5 Vdc) Source 5.0 –3.0 − –2.4 –4.2 − –1.7 −
(VOH = 4.6 Vdc) 5.0 –0.64 − –0.51 –0.88 − –0.36 −
(VOH = 9.5 Vdc) 10 –1.6 − –1.3 –2.25 − –0.9 −
(VOH = 13.5 Vdc) 15 –4.2 − –3.4 –8.8 − –2.4 −
(VOL = 0.4 Vdc) Sink IOL 5.0 0.64 − 0.51 0.88 − 0.36 − mAdc
(VOL = 0.5 Vdc) 10 1.6 − 1.3 2.25 − 0.9 −
(VOL = 1.5 Vdc) 15 4.2 − 3.4 8.8 − 2.4 −
Input Current, Pin 2 or 14 Iin 15 − ±0.05 − ±0.00001 ±0.05 − ±0.5 mAdc
Input Current, Other Inputs Iin 15 − ±0.1 − ±0.00001 ±0.1 − ±1.0 mAdc
Input Capacitance, Pin 2 or 14 Cin − − − − 25 − − − pF
Input Capacitance, Other Inputs Cin − − − − 5.0 7.5 − − pF
(Vin = 0)
Quiescent Current IDD 5.0 − 5.0 − 0.005 5.0 − 150 mAdc
(Per Package) 10 − 10 − 0.010 10 − 300
Q = Low, Q = High 15 − 20 − 0.015 20 − 600
Quiescent Current, Active State IDD 5.0 − 2.0 − 0.04 0.20 − 2.0 mAdc
(Both) (Per Package) 10 − 2.0 − 0.08 0.45 − 2.0
Q = High, Q = Low 15 − 2.0 − 0.13 0.70 − 2.0
Total Supply Current at an external IT 5.0 IT = (3.5 x 10–2) RXCXf + 4CXf + 1 x 10–5 CLf mAdc
load capacitance (CL) and at 10 IT = (8.0 x 10–2) RXCXf + 9CXf + 2 x 10–5 CLf
external timing network (RX, CX) IT = (1.25 x 10–1) RXCXf + 12CXf + 3 x 10–5 CLf
(Note 3) where: IT in mA (one monostable switching only),
where: CX in mF, CL in pF, RX in k ohms, and
where: f in Hz is the input frequency.
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
2. Data labelled “Typ” is not to be used for design purposes but is intended as an indication of the IC’s potential performance.
3. The formulas given are for the typical characteristics only at 25_C.

ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
OPERATING CONDITIONS
External Timing Resistance RX − 5.0 − (Note 4) kW
External Timing Capacitance CX − 0 − No Limit mF
(Note 5)
4. The maximum usable resistance RX is a function of the leakage of the capacitor CX, leakage of the MC14538B, and leakage due to board
layout and surface resistance. Susceptibility to externally induced noise signals may occur for RX > 1 MW..
5. If CX > 15 mF, use discharge protection diode per Fig. 11.

http://onsemi.com
3
MC14538B

SWITCHING CHARACTERISTICS (Note 6) (CL = 50 pF, TA = 25_C)


All Types
VDD
Characteristic Symbol Min Typ Max Unit
Vdc
(Note 7)
Output Rise Time tTLH ns
tTLH = (1.35 ns/pF) CL + 33 ns 5.0 − 100 200
tTLH = (0.60 ns/pF) CL + 20 ns 10 − 50 100
tTLH = (0.40 ns/pF) CL + 20 ns 15 − 40 80
Output Fall Time tTHL ns
tTHL = (1.35 ns/pF) CL + 33 ns 5.0 − 100 200
tTHL = (0.60 ns/pF) CL + 20 ns 10 − 50 100
tTHL = (0.40 ns/pF) CL + 20 ns 15 − 40 80
Propagation Delay Time tPLH, ns
A or B to Q or Q tPHL
tPLH, tPHL = (0.90 ns/pF) CL + 255 ns 5.0 − 300 600
tPLH, tPHL = (0.36 ns/pF) CL + 132 ns 10 − 150 300
tPLH, tPHL = (0.26 ns/pF) CL + 87 ns 15 − 100 220
Reset to Q or Q ns
tPLH, tPHL = (0.90 ns/pF) CL + 205 ns 5.0 − 250 500
tPLH, tPHL = (0.36 ns/pF) CL + 107 ns 10 − 125 250
tPLH, tPHL = (0.26 ns/pF) CL + 82 ns 15 − 95 190
Input Rise and Fall Times tr, tf 5 − − 15 ms
Reset 10 − − 5
15 − − 4
B Input 5 − 300 1.0 ms
10 − 1.2 0.1
15 − 0.4 0.05
A Input 5 −
10 No Limit
15
Input Pulse Width tWH, 5.0 170 85 − ns
A, B, or Reset tWL 10 90 45 −
15 80 40 −
Retrigger Time trr 5.0 0 − − ns
10 0 − −
15 0 − −
Output Pulse Width — Q or Q T ms
Refer to Figures 8 and 9
CX = 0.002 mF, RX = 100 kW 5.0 198 210 230
10 200 212 232
15 202 214 234
CX = 0.1 mF, RX = 100 kW 5.0 9.3 9.86 10.5 ms
10 9.4 10 10.6
15 9.5 10.14 10.7
CX = 10 mF, RX = 100 kW 5.0 0.91 0.965 1.03 s
10 0.92 0.98 1.04
15 0.93 0.99 1.06
Pulse Width Match between circuits in 100 5.0 − ±1.0 ±5.0 %
the same package. [(T1 – T2)/T1] 10 − ±1.0 ±5.0
CX = 0.1 mF, RX = 100 kW 15 − ±1.0 ±5.0
6. The formulas given are for the typical characteristics only at 25_C.
7. Data labelled “Typ” is not to be used for design purposes but is intended as an indication of the IC’s potential performance.

http://onsemi.com
4
MC14538B

VDD VDD

P1
RX
2 (14) ENABLE
+ +
C1 C2
CX Vref1 - Vref2 - R Q 6(10)
ENABLE OUTPUT
1 (15) LATCH
N1 S Q 7(9)

VSS CONTROL
4 (12)
A
5 (11)
B
QR QR NOTE: Pins 1, 8 and 15 must
3 (13)
RESET S RESET LATCH R be externally grounded

Figure 1. Logic Diagram


(1/2 of DevIce Shown)

VDD

500 pF 0.1 mF
ID
CERAMIC

RX RX ′
VSS CX CX ′
VSS
Vin CX/RX
A

B Q
CL 20 ns 20 ns
RESET Q VDD
CL 90%
A′ Q′
CL 10%
B′ Q′ Vin 0V
CL
RESET′

VSS

Figure 2. Power Dissipation Test Circuit and Waveforms

VDD
INPUT CONNECTIONS
RX RX ′ *CL = 50 pF Characteristics Reset A B
CX CX ′ tPLH, tPHL, tTLH, tTHL, VDD PG1 VDD
VSS VSS T, tWH, tWL
CX/RX tPLH, tPHL, tTLH, tTHL, VDD VSS PG2
PULSE A
T, tWH, tWL
GENERATOR B Q tPLH(R), tPHL(R), PG3 PG1 PG2
CL tWH, tWL
PULSE RESET Q
GENERATOR CL
A′ Q′ *Includes capacitance of probes, PG1 =
CL wiring, and fixture parasitic.
PULSE B′ Q′
NOTE: Switching test waveforms PG2 =
CL
GENERATOR RESET′ for PG1, PG2, PG3 are shown
In Figure 4. PG3 =
VSS

Figure 3. Switching Test Circuit

http://onsemi.com
5
MC14538B

90%
50% 10% 50% VDD
A
tWH tTLH tTHL
tTHL tTLH
B
50% 90% VDD
10%
tWL
tTHL tPHL
RESET
90% VDD
50%
10%
tWL
tPLH tTHL tTLH
T
tPLH tPHL trr
90%
50% 50% 50% 10% 50%
Q
tTLH tTHL
tPHL tPHL tPLH
Q 90%
50% 50% 50% 50%
10%
Figure 4. Switching Test Waveforms

WITH RESPECT TO VALUE AT VDD = 10 V (%)


RELATIVE FREQUENCY OF OCCURRENCE

TA = 25°C NORMALIZED PULSE WIDTH CHANGE


RX = 100 kW 0% POINT PULSE WIDTH RX = 100 kW
CX = 0.1 mF VDD = 5.0 V, T = 9.8 ms
CX = 0.1 mF
1.0 VDD = 10 V, T = 10 ms 2
VDD = 15 V, T = 10.2 ms
0.8 1
0
0.6 1

0.4 2

0.2

0
-4 -2 0 2 4 5 6 7 8 9 10 11 12 13 14 15
T, OUTPUT PULSE WIDTH (%) VDD, SUPPLY VOLTAGE (VOLTS)

Figure 5. Typical Normalized Distribution Figure 6. Typical Pulse Width Variation as


of Units for Output Pulse Width a Function of Supply Voltage VDD

1000 FUNCTION TABLE


Inputs Outputs
TOTAL SUPPLY CURRENT ( μA)

RX = 100 kW, CL = 50 pF
ONE MONOSTABLE SWITCHING ONLY Reset A B Q Q
100
H H
H L
VDD = 15 V
10 5.0 V H L Not Triggered
10 V H H Not Triggered
H L, H, H Not Triggered
H L L, H, Not Triggered
1.0
L X X L H
X X Not Triggered
0.1
0.001 0.1 1.0 10 100
OUTPUT DUTY CYCLE (%)

Figure 7. Typical Total Supply Current


versus Output Duty Cycle

http://onsemi.com
6
MC14538B

WITH RESPECT TO 25°C VALUE AT VDD = 10 V (%)

WITH RESPECT TO 25°C VALUE AT VDD = 10 V (%)


RX = 100 kW
CX = .002 mF
RX = 100 kW 3.0
TYPICAL NORMALIZED ERROR

TYPICAL NORMALIZED ERROR


CX = 0.1 mF VDD = 15 V
2 2.0
1 1.0 VDD = 15 V
VDD = 10 V
0 0
VDD = 5 V VDD = 10 V
-1 -1.0
-2 -2.0
VDD = 5.0 V
-3.0

-60 -40 -20 0 20 40 60 80 100 120 140 -60 -40 -20 0 20 40 60 80 100 120 140
TA, AMBIENT TEMPERATURE (°C) TA, AMBIENT TEMPERATURE (°C)

Figure 8. Typical Error of Pulse Width Figure 9. Typical Error of Pulse Width
Equation versus Temperature Equation versus Temperature

THEORY OF OPERATION

1 3 4

A
2

RESET

Vref2 Vref2 Vref2 Vref2


CX/RX Vref1 Vref1 Vref1 Vref1

T T T

1 Positive edge trigger 4 Positive edge re−trigger (pulse lengthening)


2 Negative edge trigger 5 Positive edge re−trigger (pulse lengthening)
3 Positive edge trigger

Figure 10. Timing Operation

http://onsemi.com
7
MC14538B

TRIGGER OPERATION on Reset sets the reset latch and causes the capacitor to be
The block diagram of the MC14538B is shown in fast charged to VDD by turning on transistor P1 ➄. When the
Figure 1, with circuit operation following. voltage on the capacitor reaches Vref 2, the reset latch will
As shown in Figure 1 and 10, before an input trigger clear, and will then be ready to accept another pulse. It the
occurs, the monostable is in the quiescent state with the Q Reset input is held low, any trigger inputs that occur will be
output low, and the timing capacitor CX completely charged inhibited and the Q and Q outputs of the output latch will not
to VDD. When the trigger input A goes from VSS to VDD change. Since the Q output is reset when an input low level
(while inputs B and Reset are held to VDD) a valid trigger is is detected on the Reset input, the output pulse T can be made
recognized, which turns on comparator C1 and N−channel significantly shorter than the minimum pulse width
transistor N1 ➀. At the same time the output latch is set. With specification.
transistor N1 on, the capacitor CX rapidly discharges toward
VSS until Vref1 is reached. At this point the output of POWER−DOWN CONSIDERATIONS
comparator C1 changes state and transistor N1 turns off. Large capacitance values can cause problems due to the
Comparator C1 then turns off while at the same time large amount of energy stored. When a system containing
comparator C2 turns on. With transistor N1 off, the capacitor the MC14538B is powered down, the capacitor voltage may
CX begins to charge through the timing resistor, RX, toward discharge from VDD through the standard protection diodes
VDD. When the voltage across CX equals Vref 2, comparator at pin 2 or 14. Current through the protection diodes should
C2 changes state, causing the output latch to reset (Q goes be limited to 10 mA and therefore the discharge time of the
low) while at the same time disabling comparator C2 ➁. This VDD supply must not be faster than (VDD). (C) / (10 mA).
ends at the timing cycle with the monostable in the quiescent For example, if VDD = 10 V and CX = 10 mF, the VDD supply
state, waiting for the next trigger. should discharge no faster than (10 V) x (10 mF) / (10 mA)
In the quiescent state, CX is fully charged to VDD causing = 10 ms. This is normally not a problem since power
the current through resistor RX to be zero. Both comparators supplies are heavily filtered and cannot discharge at this rate.
are “off” with total device current due only to reverse When a more rapid decrease of VDD to zero volts occurs,
junction leakages. An added feature of the MC14538B is the MC14538B can sustain damage. To avoid this possibility
that the output latch is set via the input trigger without regard use an external clamping diode, DX, connected as shown in
to the capacitor voltage. Thus, propagation delay from Fig. 11.
trigger to Q is independent of the value of CX, RX, or the duty
Dx
cycle of the input waveform.

RETRIGGER OPERATION Cx Rx VDD


VSS
The MC14538B is retriggered if a valid trigger occurs ➂
followed by another valid trigger ➃ before the Q output has VDD
returned to the quiescent (zero) state. Any retrigger, after the
timing node voltage at pin 2 or 14 has begun to rise from Q
Vref 1, but has not yet reached Vref 2, will cause an increase
in output pulse width T. When a valid retrigger is initiated Q
➃, the voltage at CX/RX will again drop to Vref 1 before RESET
progressing along the RC charging curve toward VDD. The
Q output will remain high until time T, after the last valid
retrigger. Figure 11. Use of a Diode to Limit
Power Down Current Surge
RESET OPERATION
The MC14538B may be reset during the generation of the
output pulse. In the reset mode of operation, an input pulse

http://onsemi.com
8
MC14538B

TYPICAL APPLICATIONS
CX RX CX RX

RISING-EDGE VDD
VDD
TRIGGER
A Q RISING-EDGE
A Q
TRIGGER
B Q B Q
B = VDD

RESET = VDD RESET = VDD

CX RX CX RX

A = VSS VDD VDD

Q A Q

B Q B Q
FALLING-EDGE
FALLING-EDGE TRIGGER
TRIGGER
RESET = VDD RESET = VDD

Figure 12. Retriggerable Figure 13. Non−Retriggerable


Monostables Circuitry Monostables Circuitry

NC

Q NC
A
B Q NC
CD

VDD
VDD

Figure 14. Connection of Unused Sections

http://onsemi.com
9
MC14538B

PACKAGE DIMENSIONS

SOIC−16
D SUFFIX
CASE 751B−05
ISSUE K
−A− NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI
Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
16 9 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD
PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
−B− P 8 PL 5. DIMENSION D DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE DAMBAR PROTRUSION
1 8
0.25 (0.010) M B S SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D
DIMENSION AT MAXIMUM MATERIAL CONDITION.

MILLIMETERS INCHES
DIM MIN MAX MIN MAX
G A 9.80 10.00 0.386 0.393
B 3.80 4.00 0.150 0.157
C 1.35 1.75 0.054 0.068
D 0.35 0.49 0.014 0.019
F F 0.40 1.25 0.016 0.049
K R X 45 _
G 1.27 BSC 0.050 BSC
J 0.19 0.25 0.008 0.009
C K 0.10 0.25 0.004 0.009
M 0_ 7_ 0_ 7_
−T− SEATING P 5.80 6.20 0.229 0.244
PLANE
M J R 0.25 0.50 0.010 0.019
D 16 PL

0.25 (0.010) M T B S A S

SOLDERING FOOTPRINT
8X
6.40
16X 1.12
1 16

16X
0.58

1.27
PITCH

8 9

DIMENSIONS: MILLIMETERS

http://onsemi.com
10
MC14538B

PACKAGE DIMENSIONS

SOIC−16 WB
DW SUFFIX
CASE 751G−03
ISSUE D

D A q
NOTES:
1. DIMENSIONS ARE IN MILLIMETERS.
2. INTERPRET DIMENSIONS AND TOLERANCES
PER ASME Y14.5M, 1994.
16 9 3. DIMENSIONS D AND E DO NOT INLCUDE
MOLD PROTRUSION.
M

4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.


5. DIMENSION B DOES NOT INCLUDE DAMBAR
B

h X 45 _
PROTRUSION. ALLOWABLE DAMBAR
H

PROTRUSION SHALL BE 0.13 TOTAL IN


M

E
8X

EXCESS OF THE B DIMENSION AT MAXIMUM


0.25

MATERIAL CONDITION.

MILLIMETERS
DIM MIN MAX
1 8
A 2.35 2.65
A1 0.10 0.25
16X B B B 0.35 0.49
C 0.23 0.32
D 10.15 10.45
0.25 M T A S B S E 7.40 7.60
e 1.27 BSC
H 10.05 10.55
h 0.25 0.75
L 0.50 0.90
q 0_ 7_
A

14X
e C
A1

SEATING
T PLANE

SOLDERING FOOTPRINT
16X 0.58

11.00

16X
1.62 1.27
PITCH
DIMENSIONS: MILLIMETERS

http://onsemi.com
11
MC14538B

PACKAGE DIMENSIONS

TSSOP−16
DT SUFFIX
CASE 948F
ISSUE B

16X K REF
NOTES:
0.10 (0.004) M T U S V S 1. DIMENSIONING AND TOLERANCING PER
ANSI Y14.5M, 1982.
0.15 (0.006) T U S K 2. CONTROLLING DIMENSION: MILLIMETER.

ÉÉÉ
ÇÇÇ
3. DIMENSION A DOES NOT INCLUDE MOLD
K1 FLASH. PROTRUSIONS OR GATE BURRS.

ÇÇÇ
ÉÉÉ
MOLD FLASH OR GATE BURRS SHALL NOT
16 9 EXCEED 0.15 (0.006) PER SIDE.

ÇÇÇ
2X L/2 J1 4. DIMENSION B DOES NOT INCLUDE
INTERLEAD FLASH OR PROTRUSION.
INTERLEAD FLASH OR PROTRUSION SHALL
B SECTION N−N NOT EXCEED 0.25 (0.010) PER SIDE.
5. DIMENSION K DOES NOT INCLUDE
L −U− DAMBAR PROTRUSION. ALLOWABLE
J
DAMBAR PROTRUSION SHALL BE 0.08
PIN 1
(0.003) TOTAL IN EXCESS OF THE K
IDENT. N DIMENSION AT MAXIMUM MATERIAL
1 8 0.25 (0.010) CONDITION.
6. TERMINAL NUMBERS ARE SHOWN FOR
REFERENCE ONLY.
M 7. DIMENSION A AND B ARE TO BE
DETERMINED AT DATUM PLANE −W−.
0.15 (0.006) T U S
A
N MILLIMETERS INCHES
−V− DIM MIN MAX MIN MAX
F A 4.90 5.10 0.193 0.200
B 4.30 4.50 0.169 0.177
DETAIL E C −−− 1.20 −−− 0.047
D 0.05 0.15 0.002 0.006
F 0.50 0.75 0.020 0.030
G 0.65 BSC 0.026 BSC
C −W− H 0.18 0.28 0.007 0.011
J 0.09 0.20 0.004 0.008
J1 0.09 0.16 0.004 0.006
0.10 (0.004) K 0.19 0.30 0.007 0.012
−T− SEATING H DETAIL E K1 0.19 0.25 0.007 0.010
PLANE D G L 6.40 BSC 0.252 BSC
M 0_ 8_ 0_ 8_

SOLDERING FOOTPRINT

7.06

0.65
PITCH

16X 16X
0.36
1.26 DIMENSIONS: MILLIMETERS

http://onsemi.com
12
MC14538B

PACKAGE DIMENSIONS

SOEIAJ−16
F SUFFIX
CASE 966
ISSUE A
NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI
16 9 LE Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
Q1 3. DIMENSIONS D AND E DO NOT INCLUDE
MOLD FLASH OR PROTRUSIONS AND ARE
E HE M_ MEASURED AT THE PARTING LINE. MOLD FLASH
OR PROTRUSIONS SHALL NOT EXCEED 0.15
(0.006) PER SIDE.
4. TERMINAL NUMBERS ARE SHOWN FOR
1 8 L REFERENCE ONLY.
5. THE LEAD WIDTH DIMENSION (b) DOES NOT
DETAIL P INCLUDE DAMBAR PROTRUSION. ALLOWABLE
Z DAMBAR PROTRUSION SHALL BE 0.08 (0.003)
TOTAL IN EXCESS OF THE LEAD WIDTH
D DIMENSION AT MAXIMUM MATERIAL CONDITION.
DAMBAR CANNOT BE LOCATED ON THE LOWER
VIEW P RADIUS OR THE FOOT. MINIMUM SPACE
e A BETWEEN PROTRUSIONS AND ADJACENT LEAD
c TO BE 0.46 ( 0.018).
MILLIMETERS INCHES
DIM MIN MAX MIN MAX
A --- 2.05 --- 0.081
A1 0.05 0.20 0.002 0.008
A1
b b 0.35 0.50 0.014 0.020
c 0.10 0.20 0.007 0.011
0.13 (0.005) M 0.10 (0.004) D 9.90 10.50 0.390 0.413
E 5.10 5.45 0.201 0.215
e 1.27 BSC 0.050 BSC
HE 7.40 8.20 0.291 0.323
L 0.50 0.85 0.020 0.033
LE 1.10 1.50 0.043 0.059
M 0_ 10 _ 0_ 10 _
Q1 0.70 0.90 0.028 0.035
Z --- 0.78 --- 0.031

ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.
SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed
at www.onsemi.com/site/pdf/Patent−Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation
or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and
specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets
and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each
customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended,
or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which
the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or
unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and
expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim
alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable
copyright laws and is not for resale in any manner.

PUBLICATION ORDERING INFORMATION


LITERATURE FULFILLMENT: N. American Technical Support: 800−282−9855 Toll Free ON Semiconductor Website: www.onsemi.com
Literature Distribution Center for ON Semiconductor USA/Canada
P.O. Box 5163, Denver, Colorado 80217 USA Europe, Middle East and Africa Technical Support: Order Literature: http://www.onsemi.com/orderlit
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada Phone: 421 33 790 2910
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada Japan Customer Focus Center For additional information, please contact your local
Email: [email protected] Phone: 81−3−5817−1050 Sales Representative

http://onsemi.com MC14538B/D
13

You might also like