Processor Architecture and Interfacing: Part 13: The 8255 PPI
Processor Architecture and Interfacing: Part 13: The 8255 PPI
Processor Architecture and Interfacing: Part 13: The 8255 PPI
The parallel input-output port chip 8255 is also called as programmable peripheral input-output port. The Intels 8255 is designed for use with Intels 8-bit, 16-bit and higher capability microprocessors. It has 24 input/output lines which may be individually programmed in two groups of twelve lines each, or three groups of eight lines. The two groups of I/O pins are named as Group A and Group B. Each of these two groups contains a subgroup of eight I/O lines called as 8bit port and another subgroup of four lines or a 4-bit port. Group A contains an 8-bit port A along with a 4-bit port. C upper. The port A lines are identified by symbols PA0-PA7 while the port C lines are identified as PC4-PC7. Group B contains an 8-bit port B, containing lines PB0-PB7 and a 4-bit port C with lower bits PC0- PC3. The port C upper and port C lower can be used in combination as an 8-bit port C. Both the port C are assigned the same address. Thus one may have either three 8-bit I/O ports or two 8-bit and two 4-bit ports from 8255. All of these ports can function independently either as input or as output ports. This can be achieved by programming the bits of an internal register of 8255 called as control word register ( CWR ).
Block Diagram of 8255 (Architecture) It has a 40 pins of 4 groups. 1. Data bus buffer 2. Read Write control logic 3. Group A and Group B controls 4. Port A, B and C Data bus buffer: This is a tristate bidirectional buffer used to interface the 8255 to system data bus. The 8-bit data bus buffer is controlled by the read/write control logic This buffer receives or transmits data upon the execution of input or output instructions by the microprocessor Read/Write control logic: The read/write control logic manages all of the internal and external transfers of both data and control words This unit accepts control signals ( RD, WR ) and also inputs from address bus and issues commands to individual group of control blocks ( Group A, Group B). RD, WR, A1, A0 and RESET are the inputs provided by the microprocessor to the READ/ WRITE control logic of 8255. The 8-bit, 3-state bidirectional buffer is used to interface the 8255 internal data bus with the external system data bus.
It has the following pins. a) CS Chip select : A low on this PIN enables the communication between CPU and 8255. b) RD (Read) A low on this pin enables the CPU to read the data in the ports or the status word through data bus buffer. c) WR ( Write ) : A low on this pin, the CPU can write data on to the ports or on to the control register through the data bus buffer. d) RESET: A high on this pin clears the control register and all ports are set to the input mode e) A0 and A1 ( Address pins ): These pins in conjunction with RD and WR pins control the selection of one of the 3 ports.
Group A and Group B controls : These block receive control from the CPU and issues commands to their respective ports. Group A - PA and PCU ( PC7 PC4) Group B PB and PCL ( PC3 PC0) Control word register can only be written into no read operation of the CW register is allowed. a) Port A: This has an 8 bit latched / buffered O/P and 8 bit input latch. It can be programmed in 3 modes mode 0,mode 1, mode 2. b) Port B: This has an 8 bit latched / buffered O/P and 8 bit input latch. It can be programmed in mode 0, mode1. c) Port C : This has an 8 bit latched input buffer and 8 bit out put latched/buffer. This port can be divided into two 4 bit ports (PCU ( PC7 PC4), PCL ( PC3 PC0) and can be used as control signals for port A and port B. it can be programmed in mode 0.
PC3-PC0 : These are the lower port C lines, other details are the same as PC7-PC4 lines. PB0-PB7 : These are the eight port B lines which are used as latched output lines or buffered input lines in the same way as port A. RD : This is the input line driven by the microprocessor and should be low to indicate read operation to 8255. WR : This is an input line driven by the microprocessor. A low on this line indicates write operation. CS : This is a chip select line. If this line goes low, it enables the 8255 to respond to RD and WR signals, otherwise RD and WR signal are neglected. A1-A0 : These are the address input lines and are driven by the microprocessor. These address lines are used for addressing any one of the four registers ,i.e. three ports and a control word register In case of 8086 systems, if the 8255 is to be interfaced with lower order data bus, the A0 and A7 D0-D7 : These are the data bus lines those carry data or control word to/from the microprocessor. RESET : A logic high on this line clears the control word register of 8255. All ports are set as input ports by default after reset.
Modes of Operation of 8255 Bit Set-Reset mode (BSR).Only port C (PC0-PC7) can be used to set or reset its individual port bits I/O mode - work as programmable I/O ports, 1. mode 0 2. mode 1 3. mode 2.
BSR Mode: In this mode any of the 8-bits of port C can be set or reset depending on D0 of the control word. The bit to be set or reset is selected by bit select flags D3, D2 and D1 of the CWR BSR Mode and I / O mode : CWR Format
I/O Modes : work as programmable I/O ports, i) mode 0 ii) mode 1 iii) mode 2. Mode 0 ( Basic I/O mode ): This mode is also called as basic input/output mode. This mode provides simple input and output capabilities using each of the three ports. Data can be simply read from and written to the input and output ports respectively, after appropriate initialization.
Mode 0
D7 D6 D5 D4 D3 D2 D1 D0 1 0 0 0 0 0 1 0
D7 set Mode set flag 1 I/O Mode D6,D5 - set either Mode 0 , Mode 1 , Mode 2 0 0 Mode 0 if D4 is 0 - PA as output if D3 is 0 - PCU as output if D2 is 0 - set mode 0 of PB if D1 is 1 - PB as input if D0 is 0 - PCL as output
b) Mode 1: ( Strobed input / output mode ) In this mode the handshaking control the input and output action of the specified port. Port C lines PC0-PC2, provide strobe or handshake lines for port B. This group which includes port B and PC0-PC2 is called as group B for Strobed data input/output. Port C lines PC3-PC5 provide strobe lines for port A. This group including port A and PC3-PC5 from group A. Thus port C is utilized for generating handshake signals. The salient features of mode 1 Two groups group A and group B are available for strobed data transfer. Each group contains one 8-bit data I/O port and one 4-bit control/data port. The 8-bit data port can be either used as input and output port. The inputs and outputs both are latched. Out of 8-bit port C, PC0-PC2 are used to generate control signals for port B and PC3-PC5 are used to generate control signals for port A. the lines PC6, PC7 may be used as independent data lines.
input control signal definitions (mode 1 ): STB( Strobe input ) If this lines falls to logic low level,the data available at 8-bit input port is loaded into input latches. IBF ( Input buffer full ) If this signal rises to logic 1, it indicates that data has been loaded into latches, i.e. it works as an acknowledgement. IBF is set by a low on STB IBF is reset by the rising edge of RD input. INTR ( Interrupt request ) This active high output signal can be used to interrupt the CPU whenever an input device requests the service. INTR is set by a high STB pin and a high at IBF pin. INTR is reset by a falling edge of RD input. INTE is an internal flag that can be controlled by the bit set/reset mode of either PC4(INTEA) or PC2(INTEB) Thus an external input device can be request the service of the processor by putting the data on the bus and sending the strobe signal.
Mode 2 pins
Address C6 C0 C2 C4
References
Microprocessor and Interfacing by Douglas Hall, Tata McGraw Hill Publishing.