LIC Lab Manual
LIC Lab Manual
LIC Lab Manual
5KΩ
1KΩ
V0
RPS
(0-10V)
833Ω
TABULAR COLUMN:
MODEL GRAPH:
0 Vi(v)
Slope = - 5
Vo(sat)
Vo(v)
AIM: -
To design and verify the experimental and theoritical loop gains of amplifiers
using IC 741 in the inverting and non-inverting modes.
APPARATUS REQUIRED:
DESIGN:
INVERTING AMPLIFIER:
Let the desired gain be 5 and VCC =15v & -VCC =-15v.We know
That gain for inverting amplifier AV = -Rf / R1
Rf
That is |AV| =| |
R1
Let R1 =1Kohm & given AV = 5
Rf
So 5 =
1KΩ
Rf = 5Kohm [Since 5Kohms is not a standard value, two 2.5 Kohms resistors are used
in series or two 10 Kohms is used in parallel are used for Rf].
R 1R f
And Rcomp = = 833 ohms [Since 833ohms is not a standard value, 1
R1 + R f
Kohms & 5Kohms resistors are used in parallel]
Let the desired gain be 6 and VCC =15v & -VCC =-15v.We know that gain for non
Rf
inverting amplifier AV = 1+
R1
1 KΩ
Vo
833 Ω
VI (0 – 10 V)
TABULAR COLUMN:
TO CALCULATE VI (MAX): -
Vo (sat) =VCC =15v-0.7v =14.3v
VI(max) = Vo (sat) /gain
For inverting amplifier VI(max) =14.3 v/-5 =-3v
For non inverting amplifier VI (max) =14.3 v/6 =2.4v
THEORY:
The basic equation for the op-amp is Ae = V0 where A is open loop gain of the
Op-amp at an operating frequency f and is positive. e is measured as per the arrow
direction shown in the fig 1. This equation is valid for the open loop condition and closed
loop condition [only for negative feedback]. Using the above formula all the gain
equations for the different amplifier configuration can be derived. It is very important to
note that A varies with frequency.
V0
e =
A
A is of the order of 105 to 106 at 5 Hz
Hence e = 0 for range of frequencies.
This implies that the non-inverting terminal voltage follows the inverting terminal
voltage or the inverting terminal voltage follows the non-inverting terminal
voltage. In other words the potential difference between the inverting and non-inverting
terminal is zero volt at a specified frequency the above condition will not be valid.
Rf
Gain equation for inverting amplifier A= -
R1
Rf
For non inverting amplifier A=1+
R1
A
For voltage follower A= =1
A +1
Slope = 6
Vi(v)
TABULAR COLUMN:
MODEL GRAPH:
Vo(v)
Vo(sat)
Slope = 1
Vi(v)
Resistances used in the design are 1Kohm and 10Kohms .The maximum voltages
V2
across the resistance will be supply voltage. Hence wattage of resistance is .
R
V2 225 225
= or which is so much lower than 1/8W or 1/4W.So resistances with
R 1KΩ 10KΩ
5% tolerance, carbon film resistor with 1/8W or 1/4W is used.
PROCEDURE:
RESULT:
Slope of the DC characteristics between input and output voltage gives the small
signal AC closed loop gain provided the condition outlined in theory regarding open loop
gain with frequency is maintained.
R 2 = 100KΩ
R1=1KΩ
Vo
AFO
a
AFO R 1 =1KΩ
a
R 2 = 100K Ω
TABULAR COLUMN:
AIM:
To design and test the operation of Differential amplifier.
APPARATUS REQUIRED:
DESIGN:
THEORY:
A Circuit that amplifies the difference between two signals is called a differential
amplifier. This type of amplifier is very useful in instrumentation circuits.
For differential amplifier, though the circuit is not symmetric, but because of the
mismatch, the gain at the output with respect to positive terminal is slightly different in
magnitude to that of negative terminal. So even with the same voltage applied to both the
inputs, the output is not zero.
RESULT:
3.1KΩ
0.1µF VO (CRO)
Vin = a AFO
1Vpp,
50Hz
INTEGRATOR:
0.1µF
100KΩ
10KΩ
VO (CRO)
AFO
Vin= 0.1Vppa
50Hz
AIM:
To design and study the operation of 1) Differentiator
2) Integrator.
APPARATUS REQUIRED:
Equipments & Range Quantity
Components
1.Dual Power Supply (0-30)V 1
2.Resistors 31.8KΩ,3.1KΩ,10KΩ,100KΩ each 1
1KΩ 3
3.Capacitors 0.1µF 1
4.IC741 1
6.AFO (0-1)MHz 1
7.CRO (0-20)MHz 1
DESIGN:
DIFFERENTIATOR:
The transfer function of differentiator is given by
V0 - sR f C1
=
Vi 1 + sC1 R 1
If sC1R1 <<1then V0 / VI = -sRfC1
The above equation can be rewritten as
f 1
AV = where far =
fa 6.28 R f C1
Let fa =fmax=50 Hz, assume C1 =0.1 µFD
1
Rf = = 31.8KΩ
6.28f a C1
To prevent loading Rf =10R1
Rf
So R1 = = 3.1KΩ
10
INTEGRATOR:
To find R1 & Rf in the lossy integrator, so that the peak gain is 20dB and the gain
is 3dB down from it’s peak when ω = 10,000rad/sec.
Assume C = 0.001µF
We know that A(dB) = 20log10 Rf / R1 / [1+(ωRfCf)2]1/2
1 8
2 IC741 7
3 6
4 5
1 = Offset Null, 2 = Inverting input terminal, 3 = Non inverting input terminal, 4 = -Vcc,
5 = Offset Null, 6 = Output, 7 = +Vcc, 8 = No connection
MODEL GRAPH:
DIFFERENTIATOR:
Vi(v)
0V
t (msec)
Vo(v)
0V
t (msec)
VERIFICATION:
From the design C1 = 0.1MFD & R1 =3.1kΩ
So SR1C1 =0.097
Consider an input with
Vmax =1v and f=50Hz
VI =Vmax sinwt =sinwt
We know that
dVI d
Vo = -RfC1 = -31.8 * 103 *0.1 * 10-6 (sin wt)
dt dt
= (-0.00318)(6.28f)cos(6.28ft)
VO Rf
=-
VI R 1 ( R f sC f )
1
= -
sR1C f
1
Vo = - ∫ VI dt
R 1C f
Let Cf = 0.1MFD & R1 =10kohm
Vo = Vm sin wt =0.1 sin wt
0.1
Then Vo = - 3 _6 ∫ sin wt = -100 cos wt/w
10 *10 * 0.1 *10
If f =50 Hz, Vo = -0.3cos wt
Vi(v)
0V t (msec)
Vo(V)
0V
t (msec)
TABULAR COLUMN:
Amplitude(V) Time period(ms)
Input
Output
Vi(v)
0V t (msec)
Vo (V)
0V t(msec)
Vi (V)
0V
t(msec)
Vo(V)
0V
t(msec)
TABULAR COLUMN:
Amplitude(V) Timeperiod(ms)
Input
Output
The negative sign indicates that there is a phase shift of 1800 between input & output.
The main advantage of differentiator is the small time constant required for
differentiation.
INTEGRATOR:
In an integrator circuit , the output voltage is the integration of the input voltage.
The integrator circuit can be obtained without using active devices like op-amp,
transistors etc. In such a case an integrator is called passive integrator. While an
integrator using an active devices like op-amp is called active integrator.
RESULT:
Thus the operation of Inverting Summer, integrator and differentiator was studied
and the output was verified with the theoritical calculation.
IC741
10k
+ 100k
120k
IC741
+
10k
10k 120k
100k
10k IC741 IC741
+ + 10k
Vin
TABULAR COLUMN:
Input Voltage (Volts) Output Voltage(Volts)
AIM:
To construct the Instrumentation amplifier using IC-741 for the gain 250.
APPARATUS REQUIRED:
THEORY:
The output of the transducer has to be amplified to drive the indicating or driving
system. This function is performed by instrumentation amplifier. The important features
are: 1) High gain accuracy, 2) High Common mode rejection ratio, 3) High gain stability
with low temparature coefficient,4) Low DC offset, 5) Low output impedance.
PROCEDURE:
1. Connections are given as per the circuit diagram.
2. Set the DC input voltage as 1 mV.
3. Note down the output voltage.
4. Calculate the gain and compare it with theoretical gain.
5. Repeat it for different input values.
RESULT:
Thus the Instrumentation amplifier was constructed & Verified.
R1 = 10KΩ
Vo (CRO)
AFO R=1.6KΩ R=1.6KΩ
Vin = a 0.1µF 0.1µF
1Vpp
1 8
2 IC741 7
3 6
4 5
1 = Offset Null, 2 = Inverting input terminal, 3 = Non inverting input terminal, 4 = -Vcc,
5 = Offset Null, 6 = Output, 7 = +Vcc, 8 = No connection
AIM:
To design and study the frequency response of second order butter worth filter
with cutoff frequency of 1000Hz.
APPARATUS REQUIRED:
DESIGN:
The general equation for transfer function is
VO A o Y1 Y2
=
VI [Y1 Y2 + Y4 (Y1 + Y2 + Y3 ) + Y2 Y3 (1 - A O )]
In a LPF Y4 = Y3 = sC and Y1 = Y2 =1/R
AO
H(s) = R2
1 sC sC 2
[ 2 + (3 - Ao) +( ) ]
R R R
Let 1/RC = w1
A O w 12
Then H(s) =
s s
[1 + (3 - A O ) + ( )2 ]
w1 w1
w1 / s is the normalized frequency.
Let (3 - Ao) =α
For maximally flat response (3 - Ao) should be equal to 1.414.
MODEL GRAPH:
Av(db)
AV (Max)
0.707AV (Max)
Pass band Stop band
Frequency(Hz)
THEORY:
A Filter is a circuit that is designed to pass a specified band of frequencies while
attenuating all the signals outside the band. It is a frequency selective circuit. The filters
are basically classified as Active filters & Passive filters.
The Passive filter networks use only passive elements such as resistors, inductors
and capacitors. Active filter circuits use the active elements such as op-amps, transistors
along with the resistors, inductors & capacitors.
A Low pass filter has a constant gain from 0 Hz to a high cutoff frequency fH.
The circuit allows the range of frequencies from 0 to fH . This range is known as
Passband. The range of frequencies beyond fH is completely attenuated & hence called
stopband.
For a second order Butterworth active filter the roll-off rate should be -
40db/decade or -12db/octave.
RESULT:
Thus the Second order low pass filter was designed and frequency response plot
was drawn.
Theoritical cut-off frequency =
Practical cut-off frequency =
R3 = 100KΩ
R1 = 4.7KΩ C1 = 0.01µF
Vin Vo (CRO)
a
R2 = 6.2KΩ
RL = 10KΩ
1 8
2 IC741 7
3 6
4 5
AIM:
To design and study the frequency response of second order Band pass filter with
Central frequency 1KHz, Q = 3 & gain = 10.
APPARATUS REQUIRED:
DESIGN:
f C = 1KHz, AF = 10 & Q = 3.
Let C 1 = C 2 = 0.01µF,
R 1 = Q / 2Πf C C AF
= 3 / (2Π* 1000* 0.01*10-6 * 10)
= 4.77KΩ
R 2 = Q / 2Πf C C (2Q2 – AF )
= 3 / [2Π* 1000*0.01*10-6 (2*32* - 10)]
= 5.97KΩ.
R 3 = Q / Πf C C
= 3 / Π*103*0.01*10-6
= 95.5KΩ.
So Choose R 1 = 4.7KΩ, R 2 = 6.2KΩ , R3 = 100KΩ.
AF
0.707AF
Gain(dB)
fL fC fH Frequency(Hz)
PROCEDURE :
1. Connections are given as shown in fig .
2. Set a sinusoidal input with peak 1v. Change the frequency of AFO in steps of
10Hz and note down the output amplitude from the CRO.
3. Find the gain in db for each input.
4. Plot the gain Vs frequency in semilog graph. Graph is drawn as shown in model
graph.
RESULT:
Thus the Second order Band pass filter was designed and frequency response plot
was drawn.
Practical central frequency =
Bandwidth =
4.55 KΩ
0.1µF VO(CRO)
10 KΩ
10 KΩ
MODEL GRAPH:
Vo
t t
TABULAR COLUMN:
Amplitude(V) Time period(ms)
Output
AIM:
To design and construct an astable multivibrator using IC Operational amplifier 741.
APPARATUS REQUIRED:
THEORY:
An astable multivibrator is a square waveform generator. Square wave is generated by
forcing the op-amp to operate in the saturation region. The astable multivibrator is a free
running symmetrical multivibrator because it does not require any external trigger.
DESIGN:
Feedback factor = R2/(R1+R2)
Time period of the square wave T =2RC ln[(1+β)/(1-β)]
Let R1 =R2 10KΩ then β=0.5
Assume C = 0.1µF
For a time period of 1ms
T= 2RC ln 3
Rf = 4.55KΩ
Component values:
R1 =10KΩ R2 = 10KΩ
Rf = 4.55KΩ C = 0.1µF
RESULT:
An astable multivibrator is designed and constructed and the square wave output is
obtained.
Time period of the square waveform (theoritical):
Time period of the square waveform (practical):
V0
OA79
1µF
10KΩ
VIN
1KΩ
0.01µF
OA79
22KΩ
AIM:
To design monostable multivibrator circuits using op-amp.
APPARATUS REQUIRED:
THEORY:
Monostable multivibrator has one stable state and one quasi-stable state. One shots
are used to set the timing of an event or to control a sequence of events in a digital
system. A triggering pulse initiates the one shot action and generates a pulse of desired
width. If additional triggers are applied to one - shot, when it is in the quasi-stable state,
they are ineffective. The one shot needs time to recover after if returns to the stable state
subsequent to a triggering event. Therefore, triggering pulses should not be applied so
often to cause the ON time of the one-shot to exceed the duty cycle specified. If the duty
cycle of a one shot exceeds the maximum specified value, there is jitter in the output
pulse. That is the width of each pulse will not be constant.
VIN
T (msec)
Vo
+Vsat
t (msec)
-Vsat
TABULAR COLUMN:
Amplitude(V) Timeperiod(ms)
Output
RESULT: -
An Mono stable multivibrator is designed and constructed and the square wave
output is obtained.
1 KΩ
VO(CRO)
AFO a
27 KΩ
1 KΩ
MODEL GRAPH:
Vi
VUT
T (msec)
VLT
V0
+VSAT
T (msec)
AIM:
To design Schmitt trigger circuit using op-amp.
APPARATUS REQUIRED:
DESIGN:
R2
Vut = Vsat
R1 + R 2
R2
Vlt = -Vsat
R1 + R 2
Let Vut = +0.5v, Vlt =-0.5v
For IC 741, with supply voltages 615v, Vsat = 14v & -Vsat = -14v
R2
Then 0.5 = 14v
R1 + R 2
R1= 27R2
Let R1=1kohm,then R2=27kohm
THEORY:
The schmitt trigger is a circuit, which converts a slow changing waveform into a
fast changing waveform. In an schmitt trigger the o/p is in one of the two levels namely
signal voltage Vsat or -Vsat. When the i/p voltage is rising, the level of the output changes
when the input passes through a specific voltage Vut known as upper threshold voltage.
Similarly when a falling input voltage passes through a specific voltage Vlt known as
MODEL GRAPH:
+VSAT
VUT t(msec)
-VSAT
+VSAT
VLT t(msec)
-VSAT
+VSAT
-VSAT
TABULAR COLUMN:
AMPLITUDE(V) TIMEPERIOD(ms)
INPUT(Sine Wave)
OUTPUT(Square wave)
VUT
VLT
RESULT:
A Schmitt trigger designed and constructed and the square wave output is
obtained.
Upper threshold voltage =
Lower threshold voltage =
Square output:
390KΩ
RC PHASE SHIFT OSCILLATOR:
13KΩ
VO
15KΩ
MODEL GRAPH:
V0(V)
t(msec)
AIM:
To design and construct the RC phase shift oscillator of frequency of 500Hz
and to plot the sinusoidal waveform.
Equipments & Range Quantity
Components
1. Dual Power Supply (0-30)V 1
2.Resistors 1.5 KΩ, 3
13KΩ,390KΩ,15KΩ 1
3.Capacitors 0.1µF, 3
4.IC741 1
5.CRO (0-20)MHz 1
6.AFO (0-1)MHz 1
1
DESIGN:
The frequency of oscillation of RC phase shift oscillator is given by
1
fO =
2 πRC 6
Assume C =0.1 microfarad.
Desired frequency of oscillator, f0 = 500Hz
1
Then 500 =
2 π * R * 0.1 * 10 _ 6 * 6
∴R =1.3K ohm [use 1.2K in series with 100ohm]
To avoid loading effect
R1 = 10 R
So R1 = 10 * 1.3 K =13 KΩ
For the loop gain AVβ to be greater than 1,Rf should be equal to 29R1
R 1R f
So Rf =29R1 =390kohms and Rcomp= =15kohms.
R1 + R f
Resistances used in the design are 1Kohm and 10Kohms .The maximum voltages
across the resistance will be supply voltage. Hence wattage of resistance is V2 / R.
V2 /R=225 / 1.3K or 225 / 13K or225 / 390K or225 / 15K which is so much lower than
1/8W or 1/4W.So resistances with 5% tolerance, carbon film resistor with ⅛w or ¼w is
used.
THEORY:
The closed loop circuit of the RC phase shift oscillator is opened at point A. The
input of the op-amp is sullied from AFO under open loop conditions. The loop gain must
be equal to 1 or slightly greater than 1 at the oscillating frequency and the phase shift
must be equal to zero. The oscillator does not produce oscillation. This is the way of
checking the oscillator working. The gain of the op-amp and attenuation of the phase
shifting circuit must be separately determined and then multiplied to get the open loop
gain at fo and this must be greater than 1.To adjust the gain a 470kohms carbon POT is
chosen for 390k.The gain of the op-amp should be -29and the attenuation should be-
1/29.The i/p voltage can be of the order of 0.1vpeak so that an o/p voltage of 2.9v peak
will be obtained.
PROCEDURE:
1. Construct the circuit as shown in circuit diagram in fig
2. Observe the output waveform on the CRO.
3. Adjust the feedback resistor Rf to get a perfect sine waveform.
4. Measure the amplitude and frequency and plot the waveform. Graph is drawn as
shown in model graph.
TABULAR COLUMN:
Amplitude(V) Time period(ms)
Output
RESULT:
RC phase shift oscillator is designed to oscillate at 500Hz and the frequency of the output
waveform is =
31.8 KΩ
0.01µF
15.9 KΩ
1.59 KΩ
VO(CRO)
0.01µF
1.59 KΩ
1 8
2 IC741 7
3 6
4 5
1 = Offset Null, 2 = Inverting input terminal, 3 = Non inverting input terminal, 4 = -Vcc,
5 = Offset Null, 6 = Output, 7 = +Vcc, 8 = No connection
AIM:
To design and construct the Wien Bridge oscillator of frequency of 10kHz and to
plot the sinusoidal waveform.
APPARATUS REQUIRED:
DESIGN:
The frequency of oscillation of Wien Bridge oscillator is given by
1
fO =
2 πRC
Assume C =0.01 microfarad.
Desired frequency of oscillator, f0 = 10KHz
1
Then 10000 =
2π * R * 0.01*10 _ 6
R =1.59K ohm
To avoid loading effect
R1 = 10 R
So R1 = 10 * 1.59 K =15.9 KΩ
For the loop gain Av to be greater than 1,Rf should be equal to 2R1
So Rf =2R1 =31.8kohms.
Only polyester condenser should be used. Ceramic condenser should not be used. The
condenser value is specified by voltage rating ,tolerance &capacitor value. Standard
values are 65v, 100v, 125v, 250v,and 400v.
V0(V)
t(msec)
TABULAR COLUMN:
Amplitude(V) Time period(ms)
Output
PROCEDURE:
1. Construct the circuit as shown in circuit diagram .
2. Observe the output waveform on the CRO.
3. Adjust the feedback resistor Rf to get a perfect sine waveform.
4. Measure the amplitude and frequency and plot the waveform.
RESULT:
Thus the Wien Bridge oscillator circuit is designed output waveform is obtained .
Theoritical frequency : 10KHz
Practical frequency :
+Vcc =+5v
7.25KΩ RA
4 8
7
OA79 3.625K
Ω
RB IC555
6 3 Vo
0.1µF
2
5 1
0.01µF
1 8
2 IC555 7
3 6
4 5
AIM:
To Construct astable multivibrator using IC555 timer & to generate a 1KHz
square waveform.
APPARATUS REQUIRED:
Equipments & Range Quantity
Components
1. Power Supply (0-30)V 1
2.Resistors 3.625KΩ,7.25KΩ each 1
3.Capacitors 0.01µF 1
0.1µF 1
4.IC555 1
5.CRO (0-20)MHz 1
6.Diode 0A79 1
DESIGN:
Case (I)
Given f = 1KHz and D =0.5
1.45
Frequency of astable multivibrator, f =
( R A + R B )C
1.45
Then C=
( R A + R B )f
RB
D= = 0.5
(R A + R B )
0.5RA +0.5RB = RB
RA = RB
Let C = 0.1µF, RA =RB =R
1.45
f=
( R A + R B )C
1.45 1.45
f= =>1KHz =
2RC 2 * 0.1 *10 -6 * R
R = 7.2Kohm
MODEL GRAPH:
Vo(v)
Vcc
2/3 Vcc
1/3 Vcc
0
t(ms)
TABULAR COLUMN:
Amplitude(V) Timeperiod(ms)
Output
THEORY:
The 555 timer is a highly stable device for generating accurate time delay or
oscillation. A single 555 timer can provide time delay ranging from microseconds to
hours whereas counter timer can have a maximum timing range of days.
An astable multi vibrator is a square wave form generator. Square wave form is
generated by forcing the Op-amp to operate in the saturation region. It is a free running
symmetrical multivibrator because it does not require any external trigger.
PROCEDURE:
1. The connections are given as shown in the circuit diagram .
2. The square wave form is obtained at output pin of Op-amp.
3. Note the amplitude & Time period of the of the waveform & Plot it in
The graph.
4. Duty cycle is calculated using the formula given.
RESULT:
Thus IC555 timer was operated in astable mode to generate square wave.
Theoritical Duty cycle : 25%
Practical Duty cycle : -----------.
+VCC = +5V
10KΩ
OA79 10KΩ
4 8
2
0.001µ F 6
a
VIN
7
IC 555
3
Vo
0.1µF
5 1
0.01µF
1 8
2 IC555 7
3 6
4 5
AIM:
To Operate the IC555 timer in Monostable mode to generate a 1KHz square
waveform.
APPARATUS REQUIRED:
Equipments & Range Quantity
Components
1. Power Supply (0-30)V 1
2.Resistors 10KΩ 2
3.Capacitors 0.01µF 1
0.1µF 1
0.001µF 1
4.IC555 1
5.CRO (0-20)MHz 1
6.Diode0A79 1
7.AFO (0-1)MHz 1
DESIGN:
MODEL GRAPH:
VIN
(V)
t(ms)
Vo
t(ms)
TABULAR COLUMN:
Amplitude(V) Time period(ms)
Output
RESULT:
Thus IC555 timer was operated in Monostable mode to generate square waveform.
Theoritical pulse duration = 1msec.
Practical pulse duration = --------.
10 V DC (0-100mA)
6 12 11 10Ω + -
10 a
680Ω
1kΩ 10kΩ
IC 723
2
1kΩ 3.3kΩ
5 33kΩ
2.2kΩ
4
7 13
0.001µF
MODEL GRAPH:
Load regulation:
VL(V)
RL(mA)
Line regulation:
VL (V)
AIM:
APPARATUS REQUIRED:
THEORY:
IC723:
IC 723 general-purpose voltage regulator is inherently low current
device, but can be boosted to provide 5 amps or more current by connecting
external components. It has two separate sections. The Zener diode, a constant
current source and reference amplifier produce a fixed voltage of about 7 volts at
the terminal Vref. The constant current source forces the Zener diode to operate at
a fixed point so that the Zener outputs a fixed voltage.
The other section of the IC consists of an error amplifier, a series pass
current limit transistor Q2.the error amplifier compares a sample of the output
voltage applied at the inverting input terminal to the reference voltage Vref applied
at the NI input terminal. The error signal controls the conduction of Q1.
RESULT:
Thus the DC Power supply using IC 723 is performed and graphs are
plotted.
LM317
Vin Vout
ADJ R1=240Ω
Vin
C2 =1µF Multimeter
R2 =3KΩ
C1 = 10µF
MODELGRAPH:
VL (v)
Vin (V)
APPARATUS REQUIRED:
Equipments & Range Quantity
Components
1. Power Supply (0-30)V 1
2.Resistors 240Ω 1
3.Capacitors 10µF,1µF 1
4.LM317 1
6.Voltmeter (0-20) V 1
7.Decade resistor box 1
THEORY:
LM317 is a adjustable voltage regulator. They have the following performance
and reliability advantages over the fixed types.
*Improved system performance by having line and load regulation of a factor of
10 or better.
*Improved overload protection allows greater output current over operating
temparature range.
*Improved system reliability with each device being subjected to 100% thermal
limit burn- in.
Thus the adjustable voltage regulators have become more popular because of versatility,
performance, and reliability.
DESIGN:
Designing an adjustable voltage regulator LM317 to satisfy the following
specifications:
Output voltage Vo = 5 to 12V.
Output current Io = 1.0A
IAdj = 100 micro amps maximum. If we use R1 = 240ohm., then for Vo = 5V the value of
R2 = from equation
Vo =VREF ( 1+ R2 / R1) + IAdjR2.
Where VREF = 1.25V(Reference voltage between the output and adjustment terminals.
5 = 1.25(1+R2/240) + (10-4)R2
R2 = 3.75/(5.3)(10-3)
= 0.71kohm.
PROCEDURE:
RESULT:
Thus the DC Power supply using LM317 is designed and graph is plotted..
10
Input 2 3.6KΩ 7
Input 3 Phase Demodulated
Detector Amp. output
5
Phase 6 Reference
Comparator output
4
VCO VCO
Output
8 CT 9 1
+VCC RT CT
-VCC
RT 6.8K Ω C 1µF
C1 0.001µF
10 8
2
7 Demodulated
output
VIN a 6 Reference
NE 565 Output
5
3 VCO output (fo)
4
9 1
µF
0.001µ -6V
AIM:
To study the operation of NE565 PLL and to use it as frequency multiplier
APPARATUS REQUIRED:
Equipments & Range Quantity
Components
1. Power Supply (0-30)V 1
2.Resistors 6.8KΩ,20KΩ,2KΩ,10KΩ, each 1
4.7KΩ, 1
3.Capacitors 0.001µF,1µF,10µF,0.01µF 1
4.IC565 1
5.Transistor 2N2222 1
6.IC7490 1
7.AFO (0-1)MHz 1
8.CRO (0-20)MHz 1
THEORY:
IC NE565 phase locked loop is available as a 14-pin DIP package. The block
diagram is shown in figure1. The output frequency of the VCO (both inputs 2,3
grounded) is given by f0 = 0.25/RtCt Hz where Rt and Ct are the external resistor and
capacitor connected to pin8 and pin9 .The VCO free running is adjusted with Rt and Ct to
be at the center of the input frequency range. It may be seen that phase locked loop is
internally broken between the VCO output and the phase comparator input. A short
circuit between pins 4 and 5 connects the VCO output to the phase comparator so as to
compare f0 with input signal fs. A capacitor c is connected between pin7 and pin
10(supply terminal) to make a low pass filter with the internal resistance of 3.6k.
20 kΩ
C=10µF
RT 2KΩ
C1=0.001µF
11 8
2
7
VIN
a 10kΩ
NE 565 4
3 5
9 1
fin
11
5 4.7kΩ
7490
(÷5)
1
2N2222
RESULT:
PLL is studied and used as frequency multiplier
Aim
To simulate instrumentation amplifier circuit using PSPICE circuit simulator and to verify the
corresponding graphs plotted.
Software required
PSPICE students’ version 9.1
Procedure
1. Draw the schematic diagram in pspice schematic editor
2. Go choose the icon “set up -> analysis”, for choosing proper analysis options.
3. Now select the option “DC sweep”.
4. Choose “voltage source” and complete the remaining options like start value and end
value.
5. Now choose the icon “set up -> Examine netlist”, and if the netlist has no errors, choose
the “simulate” option which is under “set up”.
6. The waveform will pop up after the simulation is done.
* Schematics Netlist *
Result
Thus the instrumentation amplifier circuit is simulated and the required graphs are
plotted.
EX.NO :
DATE :
Aim
To simulate low pass – second order filter circuit using PSPICE circuit simulator and to verify its
frequency response graph.
Software required
Procedure
Result
Thus the low pass – second order filter circuit is simulated and the required frequency
response graphs are plotted.
EX.NO :
DATE :
Aim
To simulate high pass – second order filter circuit using PSPICE circuit simulator and to verify
its frequency response graph.
Software required
PSPICE students’ version 9.1
Procedure
1. Draw the schematic diagram in pspice schematic editor
2. Go choose the icon “set up -> analysis”, for choosing proper analysis options.
3. Now select the option “AC sweep”.
4. Choose “Decade” for graph type and complete the remaining options like start frequency
and end frequency .
5. Now choose the icon “set up -> Examine netlist”, and if the netlist has no errors, choose
the “simulate” option which is under “set up”.
6. The waveform will pop up after the simulation is done.
* Schematics Netlist *
V_V1 $N_0001 0 DC 0V AC 5V
E_U2 $N_0004 0 VALUE {LIMIT(V($N_0002,$N_0003)*1E6,-15V,+15V)}
C_C2 $N_0001 $N_0005 0.1u
C_C1 $N_0005 $N_0002 0.1u
R_R1 $N_0003 $N_0004 5.86k
R_R2 0 $N_0003 10k
R_R3 0 $N_0002 1.6k
R_R4 $N_0004 $N_0005 1.6k
Result
Thus the high pass – second order filter circuit is simulated and the required frequency
response graphs are plotted.
Aim
To simulate band pass – second order filter circuit using PSPICE circuit simulator and to verify
its frequency response graph.
Software required
PSPICE students’ version 9.1
Procedure
7. Draw the schematic diagram in pspice schematic editor
8. Go choose the icon “set up -> analysis”, for choosing proper analysis options.
9. Now select the option “AC sweep”.
10. Choose “Decade” for graph type and complete the remaining options like start frequency
and end frequency .
11. Now choose the icon “set up -> Examine netlist”, and if the netlist has no errors, choose
the “simulate” option which is under “set up”.
12. The waveform will pop up after the simulation is done.
* Schematics Netlist *
Result
Thus the band pass – second order filter circuit is simulated and the required frequency
response graphs are plotted.
Aim
To simulate astable multivibrator circuit (opamp based) using PSPICE circuit simulator and to
verify the waveform
Software required
PSPICE students’ version 9.1
Procedure
1. Draw the schematic diagram in pspice schematic editor
2. Go choose the icon “set up -> analysis”, for choosing proper analysis options.
3. Now select the option “transient”.
4. Choose appropriate print step (eg:10 ns) and final time.
5. Now choose the icon “set up -> Examine netlist”, and if the netlist has no errors, choose
the “simulate” option which is under “set up”.
6. The waveform window will pop up after the simulation.
* Schematics Netlist *
Result
Thus the astable multivibrator circuit using opamp is simulated and the required
waveforms are obtained.
Aim
To simulate monostable multivibrator circuit (opamp based) using PSPICE circuit simulator and
to verify the waveform.
Software required
PSPICE students’ version 9.1
Procedure
1. Draw the schematic diagram in pspice schematic editor
2. Go choose the icon “set up -> analysis”, for choosing proper analysis options.
3. Now select the option “transient”.
4. Choose appropriate print step (eg:10 ns) and final time.
5. Now choose the icon “set up -> Examine netlist”, and if the netlist has no errors, choose
the “simulate” option which is under “set up”.
6. The waveform window will pop up after the simulation.
* Schematics Netlist *
Result
Thus the astable multivibrator circuit using opamp is simulated and the required
waveforms are obtained.
Aim
To simulate Schmitt Trigger circuit (opamp based) using PSPICE circuit simulator and to verify
the waveform.
Software required
PSPICE students’ version 9.1
Procedure
1. Draw the schematic diagram in pspice schematic editor
2. Go choose the icon “set up -> analysis”, for choosing proper analysis options.
3. Now select the option “transient”.
4. Choose appropriate print step (eg:10 ns) and final time.
5. Now choose the icon “set up -> Examine netlist”, and if the netlist has no errors, choose
the “simulate” option which is under “set up”.
6. The waveform window will pop up after the simulation.
* Schematics Netlist *
R_R2 0 $N_0001 1k
R_R1 $N_0001 $N_0002 27k
E_U1 $N_0002 0 VALUE {LIMIT(V($N_0001,$N_0003)*1E6,-15V,+15V)}
R_R3 $N_0004 $N_0003 1k
V_V1 $N_0004 0 STIMULUS=sine
Result
Thus the Schmitt Trigger circuit using opamp is simulated and the required waveforms
are obtained.
Aim
To simulate the RC phase shift oscillator using PSPICE circuit simulator and to verify the
waveform
Software required
PSPICE students’ version 9.1
Procedure
1. Draw the schematic diagram in pspice schematic editor
2. Go choose the icon “set up -> analysis”, for choosing proper analysis options.
3. Now select the option “transient”.
4. Choose appropriate print step (eg:10 ns) and final time.
5. Now choose the icon “set up -> Examine netlist”, and if the netlist has no errors, choose
the “simulate” option which is under “set up”.
6. The waveform window will pop up after the simulation.
* Schematics Netlist *
Result
Thus the RC phase shift oscillator using opamp is simulated and the required waveforms
are obtained.
Aim
To simulate the wien bridge oscillator using PSPICE circuit simulator and to verify the
waveform
Software required
PSPICE students’ version 9.1
Procedure
1. Draw the schematic diagram in pspice schematic editor
2. Go choose the icon “set up -> analysis”, for choosing proper analysis options.
3. Now select the option “transient”.
4. Choose appropriate print step (eg:10 ns) and final time.
5. Now choose the icon “set up -> Examine netlist”, and if the netlist has no errors, choose
the “simulate” option which is under “set up”.
6. The waveform window will pop up after the simulation.
* Schematics Netlist *
Result
Thus the wien bridge oscillator using opamp is simulated and the required waveforms are
obtained.
Aim
To simulate the astable multivibrator (555 timer based) using PSPICE circuit simulator and to
verify the waveform
Software required
PSPICE students’ version 9.1
Procedure
1. Draw the schematic diagram in pspice schematic editor
2. Go choose the icon “set up -> analysis”, for choosing proper analysis options.
3. Now select the option “transient”.
4. Choose appropriate print step (eg:10 ns) and final time.
5. Now choose the icon “set up -> Examine netlist”, and if the netlist has no errors, choose
the “simulate” option which is under “set up”.
6. The waveform window will pop up after the simulation.
* Schematics Netlist *
Result
Thus the astable multivibrator circuit using 555 timer is simulated and the required
waveforms are obtained.
10K
1N4007
10K
VO(CRO
AFO )
a 1N4007
10KΩ
VI(v)
t(msec)
Vo(v)
t(msec)
AIM:
To construct and study the working of half wave and full wave precision rectifiers.
APPARATUS REQUIRED:
1. IC 741 -2Nos
2. Diode(1N4007) -2 Nos
3. Resistor 10Kohm -6 Nos
4. Dual power supply (0-30) v-1 No
5. AFO (0 to 1 MHZ) -1 No
6. CRO (0 to 20 MHZ) -1 No
DESIGN:
All the resistances are chosen as 10 Kohms and this condition make output voltage
is equal to the input voltage.
THEORY:
Matched diodes are used .To get matched diodes CA3046 transistor array is used.
This CA3046 in an IC with 5 transistors in a DIP package. If matched are not used for
FWR the positive halves of the rectified wave will not be equal. Precision rectifier
rectifies voltages of the order of millivolts much lower than the cut in voltage of diodes.
All the resistances are chosen in kilo ohm range so that the AFO is not loaded and much
greater than the o/p resistance of AFO (50 ohm).
PROCEDURE:
1. Connections are made as shown in fig
2. The transfer characteristic of the FWR is done for direct voltages of positive and
negative values.
3. For this a variable supply with course knob of the supply fully anticlockwise and
fine knob is adjusted to get voltage in the range of 1-50mv in both polarities.
4. Various I/p voltages are applied to FWR and o/p voltages are noted. For the
measurement of input and output voltage DMM in dc range is used.
10KΩ 1N4007
VO(CRO)
AFO
a
10KΩ
1N4007
10KΩ
Vin
t(msec)
VO(v)
t(msec)
TABULAR COLUMN:
Voltage Time Frequency
Half wave
Input.
Output
Full wave
Input
Output
RESULT:
The input and output waveforms of the HWR & FWR are plotted.
1 KΩ
VO(CRO)
_
AFO a
1 KΩ
Vref = 0.5V
MODEL GRAPH:
Vi
VREF
T (msec)
Vo
+VSAT
T (msec)
-VSAT
APPARATUS REQUIRED: -
1. IC741 -1No
2. Resistor 1Kohm -2 Nos
3. AFO -1 No
4. CRO -1 No
5. RPS -1 No
6. Linear IC trainer -1 No
7. Dual power supply -1 No
THEORY: -
A comparator is a circuit, which compares a signal voltage applied at one input of
an op-amp with a known reference voltage at the other input. It is basically an open loop
op-amp with output I V (=Vcc). There are two types of comparators. (a) Non-inverting
comparator (b) inverting comparator
NON- INVERTING COMPARATOR: -
In this circuit, a fixed reference voltage V reference is applied to inverting input
and a time varying signal Vi is applied to non- inverting input. The output voltage is at -
Vsat for Vi < Vref and V0 goes to t Vsat for Vi > Vref. The Vref may be positive or
negative voltage.
1 KΩ
VO(CRO)
AFO --
a
1 KΩ
Vref = -o.5V
VI
T (msec)
-VREF
V0
+VSAT
T (msec)
-VSAT
RESULT:
The operation of the comparator is studied.
0.01µF
VO
MODEL GRAPH:
Vo
T(msec)
APPARATUS REQUIRED:
1. IC741 -2Nos
2. Resistor 10Kohm -2 Nos
3. 1Mohm -1 No
4. 100kohm -1 No
5. Capacitor 0.01MFD -1 No
6. 0.05MFD -1 No
7. Pot 100kohm -1 No
8. CRO -1 No
9. RPS -1 No
10. Linear IC trainer. -1 No
THEORY:
PROCEDURE:
RESULT:
A triangular wave generator is constructed using IC741 and studied.