FDP3652
FDP3652
FDP3652
October 2002
SOURCE
DRAIN
DRAIN
(FLANGE) D
GATE
GATE
SOURCE
DRAIN G
SOURCE GATE
DRAIN
TO-263AB TO-220AB TO-262AA S
(FLANGE) DRAIN
FDB SERIES FDP SERIES FDI SERIES
(FLANGE)
Thermal Characteristics
o
RθJC Thermal Resistance Junction to Case TO-220, TO-263, TO-262 1.0 C/W
o
RθJA Thermal Resistance Junction to Ambient TO-220, TO-263, TO-262 (Note 2) 62 C/W
RθJA Thermal Resistance Junction to Ambient TO-263, 1in2 copper pad area 43 o
C/W
This product has been designed to meet the extreme test conditions and environment demanded by the automotive industry. For a
copy of the requirements, see AEC Q101 at: http://www.aecouncil.com/
Reliability data can be found at: http://www.fairchildsemi.com/products/discrete/reliability/index.html.
All Fairchild Semiconductor products are manufactured, assembled and tested under ISO9000 and QS9000 quality systems
certification.
Off Characteristics
BVDSS Drain to Source Breakdown Voltage ID = 250µA, VGS = 0V 105 - - V
VDS = 80V - - 1
IDSS Zero Gate Voltage Drain Current µA
VGS = 0V TC= 150oC - - 250
IGSS Gate to Source Leakage Current VGS = ±20V - - ±100 nA
On Characteristics
VGS(TH) Gate to Source Threshold Voltage VGS = VDS, ID = 250µA 2 - 4 V
ID = 61A, VGS = 10V - 0.014 0.016
ID = 30A, VGS = 6V - 0.018 0.026
rDS(ON) Drain to Source On Resistance Ω
ID = 61A, VGS = 10V,
- 0.035 0.043
TJ = 175oC
Dynamic Characteristics
CISS Input Capacitance - 2880 - pF
VDS = 25V, VGS = 0V,
COSS Output Capacitance - 390 - pF
f = 1MHz
CRSS Reverse Transfer Capacitance - 100 - pF
Qg(TOT) Total Gate Charge at 10V VGS = 0V to 10V 41 53 nC
Qg(TH) Threshold Gate Charge VGS = 0V to 2V VDD = 50V - 5 6.5 nC
Qgs Gate to Source Gate Charge ID = 61A - 15 - nC
Qgs2 Gate Charge Threshold to Plateau Ig = 1.0mA - 10 - nC
Qgd Gate to Drain “Miller” Charge - 10 - nC
1.2 75
1.0
POWER DISSIPATION MULTIPLIER
0.6
0.4 25
0.2
0 0
0 25 50 75 100 125 150 175 25 50 75 100 125 150 175
TC , CASE TEMPERATURE (o C) TC, CASE TEMPERATURE (oC)
2
DUTY CYCLE - DESCENDING ORDER
1 0.5
0.2
0.1
0.05
THERMAL IMPEDANCE
0.02
ZθJC, NORMALIZED
0.01
PDM
0.1
t1
t2
NOTES:
DUTY FACTOR: D = t1/t2
SINGLE PULSE PEAK TJ = PDM x ZθJC x RθJC + TC
0.01
10-5 10-4 10-3 10-2 10-1 100 101
t , RECTANGULAR PULSE DURATION (s)
1000
TC = 25oC
FOR TEMPERATURES
TRANSCONDUCTANCE ABOVE 25oC DERATE PEAK
MAY LIMIT CURRENT
IDM, PEAK CURRENT (A)
CURRENT AS FOLLOWS:
IN THIS REGION
I = I25 175 - TC
150
VGS = 10V
100
50
10-5 10-4 10-3 10-2 10-1 100 101
t, PULSE WIDTH (s)
1000 500
If R = 0
tAV = (L)(I AS)/(1.3*RATED BVDSS - VDD)
10µs
If R ¼ 0
100 100
100µs
STARTING TJ = 25oC
10 OPERATION IN THIS
AREA MAY BE
LIMITED BY rDS(ON)
10
1ms
1
10ms
SINGLE PULSE STARTING TJ = 150oC
TJ = MAX RATED
TC = 25oC DC
0.1
1
1 10 100 200 0.01 0.1 1 10
VDS, DRAIN TO SOURCE VOLTAGE (V) tAV, TIME IN AVALANCHE (ms)
Figure 5. Forward Bias Safe Operating Area NOTE: Refer to Fairchild Application Notes AN7514 and AN7515
Figure 6. Unclamped Inductive Switching
Capability
125 125
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX VGS = 10V VGS = 7V
VDD = 15V
100 100
ID , DRAIN CURRENT (A)
VGS = 6V
75 75
TJ = 175o C
50 50 TC = 25oC
0 0
3 4 5 6 7 0 1 2 3 4
VGS , GATE TO SOURCE VOLTAGE (V) VDS , DRAIN TO SOURCE VOLTAGE (V)
20 3.0
PULSE DURATION = 80µs PULSE DURATION = 80µs
DRAIN TO SOURCE ON RESISTANCE(mΩ)
2.5
18
ON RESISTANCE
VGS = 6V 2.0
16 1.5
1.0
14
Figure 9. Drain to Source On Resistance vs Drain Figure 10. Normalized Drain to Source On
Current Resistance vs Junction Temperature
1.4 1.2
VGS = VDS, ID = 250µA ID = 250µA
BREAKDOWN VOLTAGE
THRESHOLD VOLTAGE
NORMALIZED GATE
1.1
1.0
0.8
1.0
0.6
0.4 0.9
-80 -40 0 40 80 120 160 200 -80 -40 0 40 80 120 160 200
TJ, JUNCTION TEMPERATURE (oC) TJ , JUNCTION TEMPERATURE (oC)
Figure 11. Normalized Gate Threshold Voltage vs Figure 12. Normalized Drain to Source
Junction Temperature Breakdown Voltage vs Junction Temperature
5000 10
VDD = 50V
VGS , GATE TO SOURCE VOLTAGE (V)
1000
6
CRSS = CGD
4
WAVEFORMS IN
100 2
DESCENDING ORDER:
ID = 61A
VGS = 0V, f = 1MHz ID = 30A
40 0
0.1 1 10 100 0 10 20 30 40 50
VDS, DRAIN TO SOURCE VOLTAGE (V) Qg, GATE CHARGE (nC)
Figure 13. Capacitance vs Drain to Source Figure 14. Gate Charge Waveforms for Constant
Voltage Gate Currents
VDS
BVDSS
L tP
VDS
tP
0V IAS
0.01Ω 0
tAV
Figure 15. Unclamped Energy Test Circuit Figure 16. Unclamped Energy Waveforms
VDS
VDD Qg(TOT)
L VDS
VGS
VGS = 10V
VGS
+
VDD Qgs2
-
DUT
VGS = 2V
Ig(REF)
0
Qg(TH)
Qgs Qgd
Ig(REF)
0
Figure 17. Gate Charge Test Circuit Figure 18. Gate Charge Waveforms
td(ON) td(OFF)
RL tr tf
VDS
90% 90%
+
VGS
VDD
10% 10%
- 0
DUT 90%
RGS
VGS 50% 50%
PULSE WIDTH
VGS 10%
0
Figure 19. Switching Time Test Circuit Figure 20. Switching Time Waveforms
RθJA (o C/W)
Equation 1 mathematically represents the relationship and
serves as the basis for establishing the rating of the part.
(T –T )
JM A (EQ. 1) 40
P D M = -----------------------------
R θ JA
R
19.84
= 26.51 + -------------------------------------
θ JA (EQ. 2)
( 0.262 + Area )
Area in Iches Squared
R
128
= 26.51 + ----------------------------------
θ JA (EQ. 3)
( 1.69 + Area )
Area in Centimeter Squared
Vbat 22 19 DC 1
ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))*(PWR(V(5,51)/(1e-6*150),7))}
.ENDS
Note: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global
Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank
Wheatley.
FDP3652
CTHERM1 TH 6 1e-2
CTHERM2 6 5 1.5e-2
CTHERM3 5 4 2e-2 RTHERM1 CTHERM1
CTHERM4 4 3 2.1e-2
CTHERM5 3 2 2.2e-2
CTHERM6 2 TL 9e-2
6
RTHERM1 TH 6 2.7e-2
RTHERM2 6 5 2.8e-2
RTHERM2 CTHERM2
RTHERM3 5 4 7.8e-2
RTHERM4 4 3 9e-2
RTHERM5 3 2 2.7e-1
RTHERM6 2 TL 2.87e-1 5
3
rtherm.rtherm1 th 6 =2.7e-2
rtherm.rtherm2 6 5 =2.8e-2
rtherm.rtherm3 5 4 =7.8e-2
RTHERM5 CTHERM5
rtherm.rtherm4 4 3 =9e-2
rtherm.rtherm5 3 2 =2.7e-1
rtherm.rtherm6 2 tl =2.87e-1
} 2
RTHERM6 CTHERM6
tl CASE
The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not
intended to be an exhaustive list of all such trademarks.
ACEx™ FACT™ ImpliedDisconnect™ PACMAN™ SPM™
ActiveArray™ FACT Quiet Series™ ISOPLANAR™ POP™ Stealth™
Bottomless™ FAST® LittleFET™ Power247™ SuperSOT™-3
CoolFET™ FASTr™ MicroFET™ PowerTrench® SuperSOT™-6
CROSSVOLT™ FRFET™ MicroPak™ QFET™ SuperSOT™-8
DOME™ GlobalOptoisolator™ MICROWIRE™ QS™ SyncFET™
EcoSPARK™ GTO™ MSX™ QT Optoelectronics™ TinyLogic™
E2CMOS™ HiSeC™ MSXPro™ Quiet Series™ TruTranslation™
EnSigna™ I2C™ OCX™ RapidConfigure™ UHC™
Across the board. Around the world.™ OCXPro™ RapidConnect™ UltraFET®
The Power Franchise™ OPTOLOGIC® SILENT SWITCHER® VCX™
Programmable Active Droop™ OPTOPLANAR™ SMART START™
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY
PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY
LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN;
NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.
As used herein:
1. Life support devices or systems are devices or systems 2. A critical component is any component of a life support
which, (a) are intended for surgical implant into the body, device or system whose failure to perform can be
or (b) support or sustain life, or (c) whose failure to perform reasonably expected to cause the failure of the life support
when properly used in accordance with instructions for use device or system, or to affect its safety or effectiveness.
provided in the labeling, can be reasonably expected to
result in significant injury to the user.
No Identification Needed Full Production This datasheet contains final specifications. Fairchild
Semiconductor reserves the right to make changes at
any time without notice in order to improve design.
Rev. I1