HM628128A Series: 131,072-Word 8-Bit High Speed CMOS Static RAM
HM628128A Series: 131,072-Word 8-Bit High Speed CMOS Static RAM
HM628128A Series: 131,072-Word 8-Bit High Speed CMOS Static RAM
HM628128A Series
131,072-word × 8-bit High Speed CMOS Static RAM
Rev. X
January 1995
2
HM628128A Series
Pin Arrangement
HM628128ALP/ALFP Series HM628128ALT Series
A4 16 17 A3
NC 1 32 VCC A5 15 18 A2
A16 2 31 A15 A6 14 19 A1
A7 13 20 A0
A14 3 30 CS2 A12 12 21 I/O0
A12 4 29 WE A14 11 22 I/O1
A16 10 23 I/O2
A7 5 28 A13 NC 9 24 VSS
A6 6 27 A8 VCC 8 25 I/O3
A15 7 26 I/O4
A5 7 26 A9 CS2 6 27 I/O5
A4 8 25 A11 WE 5 28 I/O6
A13 4 29 I/O7
A3 9 24 OE A8 3 30 CS1
A2 10 23 A10 A9 2 31 A10
A11 1 32 OE
A1 11 22 CS1
(Top View)
A0 12 21 I/O7
I/O0 13 20 I/O6
I/O1 14 19 I/O5 HM628128ALR Series
I/O2 15 18 I/O4
A11 1 32 OE
VSS 16 17 I/O3 A9 2 31 A10
A8 3 30 CS1
(Top View) A13 4 29 I/O7
WE 5 28 I/O6
CS2 6 27 I/O5
A15 7 26 I/O4
VCC 8 25 I/O3
NC 9 24 VSS
A16 10 23 I/O2
A14 11 22 I/O1
A12 12 21 I/O0
A7 13 20 A0
A6 14 19 A1
A5 15 18 A2
A4 16 17 A3
(Top View)
Pin Description
Pin name Function Pin name Function
A0 – A16 Address OE Output enable
I/O0 – I/O7 Input/output NC No connection
CS1 Chip select 1 VCC Power supply
CS2 Chip select 2 VSS Ground
WE Write enable
3
HM628128A Series
Block Diagram
(MSB)
V CC
A13
A15 V SS
A6
•
A7 •
•
A12 Memory Matrix
Row •
A14 •
Decoder 512 x 2,048
A16
A5
A4
(LSB)
I/O0 •
• Column I/O •
•
I/O7
•
•
CS2
Timing Pulse Generator
CS1
WE Read/Write Control
OE
Function Table
CS1 CS2 OE WE Mode VCC current I/O pin Ref. cycle
H X X X Standby ISB, ISB1 High-Z —
X L X X Standby ISB, ISB1 High-Z —
L H H H Output disable ICC High-Z —
L H L H Read ICC Dout Read cycle
L H H L Write ICC Din Write cycle (1)
L H L L Write ICC Din Write cycle (2)
Note: X: H or L
4
HM628128A Series
Absolute Maximum Ratings
Parameter Symbol Value Unit
Supply voltage relative to VSS VCC –0.5 to +7.0 V
Voltage on any pin relative to VSS *1 VT –0.5 *2 to VCC + 0.3*3 V
Power dissipation PT 1.0 W
Operating temperature Topr 0 to +70 °C
Storage temperature Tstg –55 to +125 °C
Storage temperature under bias Tbias –10 to +85 °C
Note: 1. With respect to VSS
2. –3.0 V for pulse half-width ≤ 30 ns
3. Maximum voltage is 7.0V.
5
HM628128A Series
DC Characteristics (Ta = 0 to +70°C, VCC = 5 V ± 10%, VSS = 0 V)
Parameter Symbol Min Typ*1 Max Unit Test conditions
Input leakage current |ILI| — — 1.0 µA Vin = VSS to VCC
Output leakage current |ILO| — — 1.0 µA CS1 = VIH or CS2 = VIL or
OE = VIH or WE = VIL,
VI/O = VSS to VCC
Operating power supply ICC — 15 30 mA CS1 = VIL, CS2 = VIH,
current: DC Others = VIH/VIL
II/O = 0 mA
Operating power supply ICC1 — 45 70 mA Min cycle, duty = 100%,
current (HM628128 CS1 = VIL, CS2 = VIH,
A-7/8/10) Others = VIH/VIL
II/O = 0 mA
ICC1 — 50 80 mA
(HM628128
A-5)
ICC2 — 15 25 mA Cycle time = 1 µs, duty = 100%,
II/O = 0 mA, CS1 ≤ 0.2 V,
CS2 ≥ VCC – 0.2 V
VIH ≥ VCC – 0.2 V, VIL ≤ 0.2 V
Standby power supply ISB — 1 2 mA (1) CS1 = VIH, CS2 = VIH or
current: DC (2) CS2 = VIL
Standby power supply ISB1 — 2 100 µA 0 V ≤ Vin ≤ VCC ,
current (1): DC (L version) (1) CS1 ≥ VCC – 0.2 V,
CS2 ≥ VCC – 0.2 V or
ISB1 — 2 50 µA
(2) 0 V ≤ CS2 ≤ 0.2 V
(L-L/L-SL
version)
Output voltage VOL — — 0.4 V IOL = 2.1 mA
VOH 2.4 — — V IOH = –1.0 mA
Note: 1. Typical values are at VCC = 5.0 V, Ta = +25°C and specified loading.
6
HM628128A Series
AC Characteristics (Ta = 0 to +70°C, VCC = 5 V ± 10%, unless otherwise noted.)
Test Conditions
Read Cycle
HM628128A
-5 -7 -8 -10
Parameter Symbol Min Max Min Max Min Max Min Max Unit Notes
Read cycle time tRC 55 — 70 — 85 — 100 — ns
Address access time tAA — 55 — 70 — 85 — 100 ns
Chip selection to tCO1 — 55 — 70 — 85 — 100 ns
output valid tCO2 — 55 — 70 — 85 — 100 ns
Output enable to tOE — 30 — 35 — 45 — 50 ns
output valid
Chip selection to tLZ1 5 — 10 — 10 — 10 — ns 2, 3
output in low-Z tLZ2 5 — 10 — 10 — 10 — ns 2, 3
Output enable to tOLZ 5 — 5 — 5 — 5 — ns 2, 3
output in low-Z
Chip deselection to tHZ1 0 20 0 25 0 30 0 35 ns 1, 2, 3
output in high-Z tHZ2 0 20 0 25 0 30 0 35 ns 1, 2, 3
Output disable to tOHZ 0 20 0 25 0 30 0 35 ns 1, 2, 3
output in high-Z
Output hold from tOH 5 — 10 — 10 — 10 — ns
address change
7
HM628128A Series
Read Timing Waveform *4
t RC
CS1
t CO1
t LZ1 t HZ1
CS2
t CO2
t LZ2 t HZ2
OE
t OE t OHZ
t OLZ t OH
High Impedance
Dout Data Valid
Notes: 1. tHZ and tOHZ are defined as the time at which the outputs achieve the open circuit conditions and
are not referred to output voltage levels.
2. At any given temperature and voltage condition, tHZ max is less than tLZ min both for a given
device and from device to device.
3. This parameter is sampled and not 100% tested.
4. WE is high for read cycle.
8
HM628128A Series
Write Cycle
HM628128A
-5 -7 -8 -10
Parameter Symbol Min Max Min Max Min Max Min Max Unit Notes
Write cycle time tWC 55 — 70 — 85 — 100 — ns
Chip selection to tCW 50 — 60 — 75 — 80 — ns
end of write
Address setup time tAS 0 — 0 — 0 — 0 — ns
Address valid to tAW 50 — 60 — 75 — 80 — ns
end of write
Write pulse width tWP 40 — 50 — 55 — 60 — ns
Write recovery time tWR 0 — 0 — 0 — 0 — ns
Write to output in tWHZ 0 20 0 25 0 30 0 35 ns 10
high-Z
Data to write time tDW 25 — 30 — 35 — 40 — ns
overlap
Data hold from tDH 0 — 0 — 0 — 0 — ns
write time
Output active from tOW 5 — 5 — 5 — 5 — ns 10
end of write
9
HM628128A Series
Write Timing Waveform (1) (OE Clock)
t WC
t AW
OE
t CW *2
CS1
*6 t WR*4
CS2
t AS *3 t WP *1
WE
t OHZ *5
High Impedance
Dout
t DW t DH
10
HM628128A Series
Write Timing Waveform (2) (OE low Fixed)
t WC
t CW *2
t WR*4
CS1
*6
CS2
t AW
t WP *1 *11
t OH
WE t AS *3
t WHZ *5 t OW
*7 *8
High Impedance
Dout
t DW t DH
*9
Notes: 1. A write occurs during the overlap of a low CS1, a high CS2, and a low WE. A write begins at the
latest transition among CS1 going low, CS2 going high, and WE going low. A write ends at the
earliest transition among CS1 going high, CS2 going low, and WE going high. tWP is measured
from the beginning of write to the end of write.
2. tCW is measured from the later of CS1 going low or CS2 going high to the end of write.
3. tAS is measured from the address valid to the beginning of write.
4. tWR is measured from the earliest of CS1 or WE going high or CS2 going low to the end of write
cycle.
5. During this period, I/O pins are in the output state; therefore, the input signals of the opposite
phase to the outputs must not be applied.
6. If the CS1 goes low simultaneously with WE going low or after the WE going low, the outputs
remain in a high impedance state.
7. Dout is the same phase of the latest written data in this write cycle.
8. Dout is the read data of next address.
9. If CS1 is low and CS2 high during this period, I/O pins are in the output state. Therefore, the
input signals of opposite phase to the outputs must not be applied to them.
10. This parameter is sampled and not 100% tested.
11. In the write cycle with OE low fixed, tWP must satisfy the following equation to avoid a problem of
11
HM628128A Series
data bus contention.
tWP ≥ tDW min + tWHZ max
2.2 V
V DR1
CS2
V DR2
0.4 V
0 V < CS2 < 0.2 V
0V
12
HM628128A Series
Notes: 1. 20 µA max at Ta = 0 to 40˚C (L-version).
2. 6 µA max at Ta = 0 to 40˚C (L-L-version).
3. 3 µA max at Ta = 0 to 40˚C (L-SL-version).
4. CS2 controls address buffer, WE buffer, CS1 buffer, OE buffer, and Din buffer. If CS2 controls
data retention mode, Vin levels (address, WE, OE, CS1, I/O) can be in the high impedance state.
If CS1 controls data retention mode, CS2 must be CS2 ≥ VCC – 0.2 V or 0 V ≤ CS2 ≤ 0.2 V. The
other input levels (address, WE, OE, I/O) can be in the high impedance state.
13