PCF 80C51BH 3 8bit Micro Controller
PCF 80C51BH 3 8bit Micro Controller
PCF 80C51BH 3 8bit Micro Controller
80C31/80C51/87C51
CMOS single-chip 8-bit microcontrollers
Philips Semiconductors Product specification
P1.4 5
The 8XC51 contains a 4k × 8 ROM (80C51) EPROM (87C51), a 128 36 P0.3/AD3
T0/P3.4 14 27 P2.6/A14
T1/P3.5 15 26 P2.5/A13
FEATURES
• 8031/8051 compatible WR/P3.6 16 25 P2.4/A12
SU00001
CERAMIC AND PLASTIC LEADED CHIP CARRIER PLASTIC QUAD FLAT PACK
PIN FUNCTIONS PIN FUNCTIONS
6 1 40 44 34
7 39
1 33
LCC
PQFP
17 29 11 23
18 28
12 22
Pin Function Pin Function Pin Function Pin Function Pin Function Pin Function
1 NC* 16 P3.4/T0 31 P2.7/A15 1 P1.5 16 VSS 31 P0.6/AD6
2 P1.0 17 P3.5/T1 32 PSEN 2 P1.6 17 NC* 32 P0.5/AD5
3 P1.1 18 P3.6/WR 33 ALE/PROG 3 P1.7 18 P2.0/A8 33 P0.4/AD4
4 P1.2 19 P3.7/RD 34 NC* 4 RST 19 P2.1/A9 34 P0.3/AD3
5 P1.3 20 XTAL2 35 EA/VPP 5 P3.0/RxD 20 P2.2/A10 35 P0.2/AD2
6 P1.4 21 XTAL1 36 P0.7/AD7 6 NC* 21 P2.3/A11 36 P0.1/AD1
7 P1.5 22 VSS 37 P0.6/AD6 7 P3.1/TxD 22 P2.4/A12 37 P0.0/AD0
8 P1.6 23 NC* 38 P0.5/AD5 8 P3.2/INT0 23 P2.5/A13 38 VCC
9 P1.7 24 P2.0/A8 39 P0.4/AD4 9 P3.3/INT1 24 P2.6/A14 39 NC*
10 RST 25 P2.1/A9 40 P0.3/AD3 10 P3.4/T0 25 P2.7/A15 40 P1.0
11 P3.0/RxD 26 P2.2/A10 41 P0.2/AD2 11 P3.5/T1 26 PSEN 41 P1.1
12 NC* 27 P2.3/A11 42 P0.1/AD1 12 P3.6/WR 27 ALE/PROG 42 P1.2
13 P3.1/TxD 28 P2.4/A12 43 P0.0/AD0 13 P3.7/RD 28 NC* 43 P.13
14 P3.2/INT0 29 P2.5/A13 44 VCC 14 XTAL2 29 EA/VPP 44 P1.4
15 P3.3/INT1 30 P2.6/A14 15 XTAL1 30 P0.7/AD7
LOGIC SYMBOL
VCC VSS
XTAL1
ADDRESS AND
PORT 0
DATA BUS
XTAL2
PORT 1
RST
EA/VPP
PSEN
ALE/PROG
SECONDARY FUNCTIONS
RxD
TxD
INT0
PORT 2
PORT 3
INT1
ADDRESS BUS
T0
T1
WR
RD
SU00004
1996 Aug 16 3
Philips Semiconductors Product specification
ORDERING INFORMATION
PHILIPS NORTH AMERICA
DRAWING DRAWING TEMPERATURE RANGE oC Freq
EPROM NUMBER ROMless ROM NUMBER AND PACKAGE1 MHz
SC87C51CCF40 0590B 0 to +70, Ceramic Dual In-line Package, UV 3.5 to 12
SC87C51CCK44 1472A 0 to +70, Ceramic Leaded Chip Carrier, UV 3.5 to 12
SC87C51CCN40 SOT129-1 SC80C31BCCN40 SC80C51BCCN40 SOT129-1 0 to +70, Plastic Dual In-line Package, OTP 3.5 to 12
SC87C51CCA44 SOT187-2 SC80C31BCCA44 SC80C51BCCA44 SOT187-2 0 to +70, Plastic Leaded Chip Carrier, OTP 3.5 to 12
SC87C51CCB44 SOT307-2 SC80C31BCCB44 SC80C51BCCB44 SOT307-2 0 to +70, Plastic Quad Flat Pack, OTP 3.5 to 12
SC87C51ACF40 0590B –40 to +85, Ceramic Dual In-line Package, UV 3.5 to 12
SC87C51ACN40 SOT129-1 SC80C31BACN40 SC80C51BACN40 SOT129-1 –40 to +85, Plastic Dual In-line Package, OTP 3.5 to 12
SC87C51ACA44 SOT187-2 SC80C31BACA44 SC80C51BACA44 SOT187-2 –40 to +85, Plastic Leaded Chip Carrier, OTP 3.5 to 12
SC87C51ACB44 SOT307-2 SC80C31BACB44 SC80C51BACB44 SOT307-2 –40 to +85, Plastic Quad Flat Pack, OTP 3.5 to 12
SC87C51CGF40 0590B 0 to +70, Ceramic Dual In-line Package, UV 3.5 to 16
SC87C51CGK44 1472A 0 to +70, Ceramic Leaded Chip Carrier, UV 3.5 to 16
SC87C51CGN40 SOT129-1 SC80C31BCGN40 SC80C51BCGN40 SOT129-1 0 to +70, Plastic Dual In-line Package, OTP 3.5 to 16
SC87C51CGA44 SOT187-2 SC80C31BCGA44 SC80C51BCGA44 SOT187-2 0 to +70, Plastic Leaded Chip Carrier, OTP 3.5 to 16
SC87C51CGB44 SOT307-2 SC80C31BCGB44 SC80C51BCGB44 SOT307-2 0 to +70, Plastic Quad Flat Pack, OTP 3.5 to 16
SC87C51AGF40 0590B –40 to +85, Ceramic Dual In-line Package, UV 3.5 to 16
SC87C51AGN40 SOT129-1 SC80C31BAGN40 SC80C51BAGN40 SOT129-1 –40 to +85, Plastic Dual In-line Package, OTP 3.5 to 16
SC87C51AGA44 SOT187-2 SC80C31BAGA44 SC80C51BAGA44 SOT187-2 –40 to +85, Plastic Leaded Chip Carrier, OTP 3.5 to 16
SC87C51AGB44 SOT307-2 SC80C31BAGB44 SC80C51BAGB44 SOT307-2 –40 to +85, Plastic Quad Flat Pack, OTP 3.5 to 16
1996 Aug 16 4
Philips Semiconductors Product specification
PCB80C31-2 N PCB80C31BH2-12P PCB80C51BH-2P SOT129-1 0 to +70, Plastic Dual In-line Package, OTP 0.5 to 12
PCB80C31-2 A PCB80C31BH2-12WP PCB80C51BH-2WP SOT187-2 0 to +70, Plastic Leaded Chip Carrier, OTP 0.5 to 12
PCB80C31BH2-12H PCB80C51BH-2H SOT307-22 0 to +70, Plastic Quad Flat Pack, OTP 0.5 to 12
PCB80C31-3 N PCB80C31BH3-16P PCB80C51BH-3P SOT129-1 0 to +70, Plastic Dual In-line Package, OTP 1.2 to 16
PCB80C31-3 A PCB80C31BH3-16WP PCB80C51BH-3WP SOT187-2 0 to +70, Plastic Leaded Chip Carrier, OTP 1.2 to 16
PCB80C31BH3-16H PCB80C51BH-3H SOT307-22 0 to +70, Plastic Quad Flat Pack, OTP 1.2 to 16
PCF80C31-3 N PCF80C31BH3-16P PCF80C51BH-3P SOT129-1 –40 to +85, Plastic Dual In-line Package, OTP 1.2 to 16
PCF80C31-3 A PCF80C31BH3-16WP PCF80C51BH-3WP SOT187-2 –40 to +85, Plastic Leaded Chip Carrier, OTP 1.2 to 16
PCF80C31BH3-16H PCF80C51BH-3H SOT307-22 –40 to +85, Plastic Quad Flat Pack, OTP 1.2 to 16
PCA80C31BH3-16P PCA80C51BH-3P SOT129-1 –40 to +125, Plastic Dual In-line Package 1.2 to 16
PCA80C31BH3-16WP PCA80C51BH-3WP SOT187-2 –40 to +125, Plastic Leaded Chip Carrier 1.2 to 16
PCB80C31-4 N PCB80C31BH4-24P PCB80C51BH-4P SOT129-1 0 to +70, Plastic Dual In-line Package, OTP 1.2 to 24
PCB80C31-4 A PCB80C31BH4-24WP PCB80C51BH-4WP SOT187-2 0 to +70, Plastic Leaded Chip Carrier, OTP 1.2 to 24
PCB80C31BH4-24H PCB80C51BH-4H SOT307-22 0 to +70, Plastic Quad Flat Pack, OTP 1.2 to 24
PCF80C31-4 N PCF80C31BH4-24P PCF80C51BH-4P SOT129-1 –40 to +85, Plastic Dual In-line Package, OTP 1.2 to 24
PCF80C31-4 A PCF80C31BH4-24WP PCF80C51BH-4WP SOT187-2 –40 to +85, Plastic Leaded Chip Carrier, OTP 1.2 to 24
PCF80C31BH4-24H PCF80C51BH-4H SOT307-22 –40 to +85, Plastic Leaded Chip Carrier, OTP 1.2 to 24
PCB80C31-5 N PCB80C31BH5-30P PCB80C51BH-5P SOT129-1 0 to +70, Plastic Dual In-line Package 1.2 to 33
PCB80C31-5 A PCB80C31BH5-30WP PCB80C51BH-5WP SOT187-2 0 to +70, Plastic Leaded Chip Carrier 1.2 to 33
PCB80C31-5 B PCB80C31BH5-30H PCB80C51BH-5H SOT307-22 0 to +70, Plastic Quad Flat Pack 1.2 to 33
1996 Aug 16 5
Philips Semiconductors Product specification
BLOCK DIAGRAM
P0.0–P0.7 P2.0–P2.7
PORT 0 PORT 2
DRIVERS DRIVERS
VCC
VSS
B STACK
REGISTER ACC
POINTER
PROGRAM
ADDRESS
TMP2 TMP1 REGISTER
BUFFER
ALU PCON SCON TMOD TCON
TH0 TL0 TH1
TL1
SBUF IE IP PC
PSW INCRE-
INTERRUPT, SERIAL MENTER
PORT AND TIMER BLOCKS
PROGRAM
COUNTER
INSTRUCTION
PSEN
REGISTER
PD PORT 1 PORT 3
LATCH LATCH
OSCILLATOR
PORT 1 PORT 3
DRIVERS DRIVERS
XTAL1 XTAL2
P1.0–P1.7 P3.0–P3.7
SU00005
1996 Aug 16 6
Philips Semiconductors Product specification
PIN DESCRIPTION
PIN NO.
MNEMONIC DIP LCC QFP TYPE NAME AND FUNCTION
VSS 20 22 16 I Ground: 0V reference.
VCC 40 44 38 I Power Supply: This is the power supply voltage for normal, idle, and power-down
operation.
P0.0–0.7 39–32 43–36 37–30 I/O Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to
them float and can be used as high-impedance inputs. Port 0 is also the multiplexed
low-order address and data bus during accesses to external program and data memory. In
this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the
code bytes during program verification in the 87C51. External pull-ups are required during
program verification.
P1.0–P1.7 1–8 2–9 40-44, I/O Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s
1–3 written to them are pulled high by the internal pull-ups and can be used as inputs. As
inputs, port 1 pins that are externally pulled low will source current because of the internal
pull-ups. (See DC Electrical Characteristics: IIL). Port 1 also receives the low-order address
byte during program memory verification.
P2.0–P2.7 21–28 24–31 18–25 I/O Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s
written to them are pulled high by the internal pull-ups and can be used as inputs. As
inputs, port 2 pins that are externally being pulled low will source current because of the
internal pull-ups. (See DC Electrical Characteristics: IIL). Port 2 emits the high-order
address byte during fetches from external program memory and during accesses to
external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it
uses strong internal pull-ups when emitting 1s. During accesses to external data memory
that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function
register.
P3.0–P3.7 10–17 11, 5, I/O Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s
13–19 7–13 written to them are pulled high by the internal pull-ups and can be used as inputs. As
inputs, port 3 pins that are externally being pulled low will source current because of the
pull-ups. (See DC Electrical Characteristics: IIL). Port 3 also serves the special features of
the 80C51 family, as listed below:
10 11 5 I RxD (P3.0): Serial input port
11 13 7 O TxD (P3.1): Serial output port
12 14 8 I INT0 (P3.2): External interrupt
13 15 9 I INT1 (P3.3): External interrupt
14 16 10 I T0 (P3.4): Timer 0 external input
15 17 11 I T1 (P3.5): Timer 1 external input
16 18 12 O WR (P3.6): External data memory write strobe
17 19 13 O RD (P3.7): External data memory read strobe
RST 9 10 4 I Reset: A high on this pin for two machine cycles while the oscillator is running, resets the
device. An internal diffused resistor to VSS permits a power-on reset using only an external
capacitor to VCC.
ALE/PROG 30 33 27 I/O Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the
address during an access to external memory. In normal operation, ALE is emitted at a
constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking.
Note that one ALE pulse is skipped during each access to external data memory. This pin is
also the program pulse input (PROG) during EPROM programming.
PSEN 29 32 26 O Program Store Enable: The read strobe to external program memory. When the device is
executing code from the external program memory, PSEN is activated twice each machine
cycle, except that two PSEN activations are skipped during each access to external data
memory. PSEN is not activated during fetches from internal program memory.
EA/VPP 31 35 29 I External Access Enable/Programming Supply Voltage: EA must be externally held low
to enable the device to fetch code from external program memory locations 0000H to
0FFFH. If EA is held high, the device executes from internal program memory unless the
program counter contains an address greater than 0FFFH. This pin also receives the
12.75V programming supply voltage (VPP) during EPROM programming.
XTAL1 19 21 15 I Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator
circuits.
XTAL2 18 20 14 O Crystal 2: Output from the inverting oscillator amplifier.
1996 Aug 16 7
Philips Semiconductors Product specification
PCON#1 Power Control 87H SMOD1 SMOD0 – – GF1 GF0 PD IDL 00xx0000B
D7 D6 D5 D4 D3 D2 D1 D0
PSW* Program Status Word D0H CY AC F0 RS1 RS0 OV – P 00H
SADDR# Slave Address A9H 00H
SADEN# Slave Address Mask B9H 00H
SBUF Serial Data Buffer 99H xxxxxxxxB
9F 9E 9D 9C 9B 9A 99 98
SCON* Serial Control 98H SM0/FE SM1 SM2 REN TB8 RB8 TI RI 00H
SP Stack Pointer 81H 07H
8F 8E 8D 8C 8B 8A 89 88
TCON* Timer Control 88H TF1 TR1 TF0 TR0 IE1 IT1 IE0 IT0 00H
CF CE CD CC CB CA C9 C8
T2MOD# Timer 2 Mode Control C9H – – – – – – T2OE DCEN xxxxxx00B
TH0 Timer High 0 8CH 00H
TH1 Timer High 1 8DH 00H
TL0 Timer Low 0 8AH 00H
TL1 Timer Low 1 8BH 00H
TMOD Timer Mode 89H GATE C/T M1 M0 GATE C/T M1 M0 00H
* SFRs are bit addressable.
# SFRs are modified from or added to the 80C51 SFRs.
– Reserved bits.
1. Reset value depends on reset source.
2. Available only on SC80C51.
1996 Aug 16 8
Philips Semiconductors Product specification
POWER-DOWN MODE
RESET
In the power-down mode, the oscillator is stopped and the
A reset is accomplished by holding the RST pin high for at least two
instruction to invoke power-down is the last instruction executed.
machine cycles (24 oscillator periods), while the oscillator is running.
Only the contents of the on-chip RAM are preserved. A hardware
To insure a good power-up reset, the RST pin must be high long
reset is the only way to terminate the power-down mode. the control
enough to allow the oscillator time to start up (normally a few
bits for the reduced power modes are in the special function register
milliseconds) plus two machine cycles.
PCON.
Table 2 shows the state of I/O ports during low current operating
modes.
Security Bit 1: When programmed, this bit has two effects on masked ROM parts:
1. External MOVC is disabled, and
2. EA# is latched on Reset.
Security Bit 2: When programmed, this bit inhibits Verify User ROM.
1996 Aug 16 9
Philips Semiconductors Product specification
Electrical Deviations from Commercial Specifications for Extended Temperature Range (87C51)
DC and AC parameters not included here are the same as in the commercial temperature range table.
DC ELECTRICAL CHARACTERISTICS
Tamb = –40°C to +85°C, VCC = 5V ±10%, VSS = 0V (Philips North America SC87C51);
For SC87C51 (33MHz only), Tamb = 0°C to +70°C, VCC = 5V ±5%
Tamb = –40°C to +85°C, VCC = 5V ±10%, VSS = 0V (PCB80C31/51 and PCF80C31/51 Philips Parts Only)
TEST LIMITS
SYMBOL PARAMETER CONDITIONS MIN MAX UNIT
VIL Input low voltage, except EA (Philips North America) –0.5 0.2VCC–0.15 V
VIL Input low voltage, except EA (Philips) –0.5 0.2VCC–0.25 V
VIL1 Input low voltage to EA –0.5 0.2VCC–0.45 V
VIH Input high voltage, except XTAL1, RST 0.2VCC+1 VCC+0.5 V
VIH1 Input high voltage to XTAL1, RST 0.7VCC+0.1 VCC+0.5 V
IIL Logical 0 input current, ports 1, 2, 3 VIN = 0.45V –75 µA
ITL Logical 1-to-0 transition current, ports 1, 2, 3 VIN = 2.0V –750 µA
ICC Power supply current: VCC = 4.5–5.5V
Active mode1 @ 16MHz (Philips PCB80C31/51, PCF80C31/51) 25 mA
Active mode @ 12MHz (Philips North America SC87C51) 20 mA
Idle mode2 @ 16MHz (Philips PCB80C31/51, PCF80C31/51) 6.5 mA
Idle mode @ 12MHz (Philips North America SC87C51) 5 mA
Power-down mode3 (Philips PCB80C31/51, PCF80C31/51) 75 µA
Power-down mode (Philips North America SC87C51) 50 µA
NOTES:
1. The operating supply current is measured with all output pins disconnected; XTAL1 driven with tr = tf = 10ns; VIL = VSS + 0.5V;
VIH = VCC – 0.5V; XTAL2 not connected; EA = RST = Port 0 = VCC.
2. The idle mode supply current is measured with all output pins disconnected; XTAL1 driven with tr = tf = 10ns; VIL = VSS + 0.5V;
VIH = VCC – 0.5V; XTAL2 not connected; EA = Port 0 = VCC; RST = VSS.
3. The power-down current is measured with all output pins disconnected, XTAL2 not connected, EA = Port 0 = VCC; RST = VSS.
1996 Aug 16 10
Philips Semiconductors Product specification
DC ELECTRICAL CHARACTERISTICS
Tamb = 0°C to +70°C or –40°C to +85°C, VCC = 5V ±20%, VSS = 0V (PCB80C31/51 and PCF80C31/51) (12, 16, and 24MHz versions)
Tamb = 0°C to +70°C or –40°C to +85°C, VCC = 5V ±10%, VSS = 0V (87C51 12, 16, and 24MHz versions) (PCB80C31/51 33MHz version);
For SC87C51 (33MHz only) Tamb = 0°C to +70°C, VCC = 5V ±5%
TEST LIMITS
SYMBOL PARAMETER CONDITIONS MIN TYPICAL1 MAX UNIT
VIL Input low voltage, except EA7 –0.5 0.2VCC–0.1 V
VIL1 Input low voltage to EA7 0 0.2VCC–0.3 V
VIH Input high voltage, except XTAL1, RST7 0.2VCC+0.9 VCC+0.5 V
VIH1 Input high voltage, XTAL1, RST7 0.7VCC VCC+0.5 V
VOL Output low voltage, ports 1, 2, 311 IOL = 1.6mA2 0.45 V
VOL1 Output low voltage, port 0, ALE, PSEN11 IOL = 3.2mA2 0.45 V
VOH Output high voltage, ports 1, 2, 3, ALE, PSEN3 IOH = –60µA, 2.4 V
IOH = –25µA 0.75VCC V
IOH = –10µA 0.9VCC V
VOH1 Output high voltage (port 0 in external bus mode) IOH = –800µA, 2.4 V
IOH = –300µA 0.75VCC V
IOH = –80µA 0.9VCC V
IIL Logical 0 input current, ports 1, 2, 37 VIN = 0.45V –50 µA
ITL Logical 1-to-0 transition current, ports 1, 2, 37 See note 4 –650 µA
ILI Input leakage current, port 0 VIN = VIL or VIH ±10 µA
ICC Power supply current:7 See note 6
Active mode @ 12MHz8 (Philips) 18 mA
Active mode @ 12MHz5 (Philips North America) 11.5 19 mA
Idle mode @ 12MHz9 (Philips) 4.4 mA
Idle mode @ 12MHz (Philips North America) 1.3 4 mA
Power-down mode10 (Philips and 3 50 µA
Philips North America)
RRST Internal reset pull-down resistor
(Philips North America) 50 300 kΩ
(Philips) 50 150 kΩ
CIO Pin capacitance12 10 pF
NOTES:
1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V.
2. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the VOLs of ALE and ports 1 and 3. The noise is due
to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the
worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify
ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no
single output sinks more than 5mA and no more than two outputs exceed the test conditions.
3. Capacitive loading on ports 0 and 2 may cause the VOH on ALE and PSEN to momentarily fall below the 0.9VCC specification when the
address bits are stabilizing.
4. Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its
maximum value when VIN is approximately 2V.
5. ICCMAX at other frequencies (for Philips North America parts) is given by: Active mode: ICCMAX = 1.43 X FREQ + 1.90;
Idle mode: ICCMAX = 0.14 X FREQ +2.31, where FREQ is the external oscillator frequency in MHz. ICCMAX is given in mA. See Figure 8.
6. See Figures 9 through 12 for ICC test conditions.
7. For Philips North America parts when Tamb = –40°C to +85°C or Philips parts when Tamb = –40°C to +125°C, see DC Electrical
Characteristics table on previous page.
8. The operating supply current is measured with all output pins disconnected; XTAL1 driven with tr = tf = 10ns; VIL = VSS + 0.5V;
VIH = VCC – 0.5V; XTAL2 not connected; EA = RST = Port 0 = VCC.
9. The idle mode supply current is measured with all output pins disconnected; XTAL1 driven with tr = tf = 10ns; VIL = VSS + 0.5V;
VIH = VCC – 0.5V; XTAL2 not connected; EA = Port 0 = VCC; RST = VSS.
10. The power-down current is measured with all output pins disconnected, XTAL2 not connected, EA = Port 0 = VCC; RST = VSS.
11. Under steady state (non-transient) conditions, IOL must be externally limited as follows:
Maximum IOL per port pin: 15mA
Maximum IOL per 8-bit port: 26mA
Maximum IOL total for all outputs: 67mA
If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed
test conditions.
12. Pin capacitance for the ceramic DIP package is 15pF maximum.
1996 Aug 16 11
Philips Semiconductors Product specification
DC ELECTRICAL CHARACTERISTICS FOR PHILIPS NORTH AMERICA DEVICES (SC80C31 AND SC80C51)
Tamb = 0°C to +70°C or –40°C to +85°C, VCC = 5V ±10%; VSS = 0V
TEST LIMITS
SYMBOL PARAMETER UNIT
CONDITIONS MIN TYP1 MAX
VIL Input low voltage 4.5V < VCC < 5.5V –0.5 0.2VCC–0.1 V
VIH Input high voltage (ports 0, 1, 2, 3, EA) 0.2VCC+0.9 VCC+0.5 V
VIH1 Input high voltage, XTAL1, RST 0.7VCC VCC+0.5 V
VCC = 4.5V
VOL Output low voltage, ports 1, 2, 38 0.4 V
IOL = 1.6mA2
VCC = 4.5V
VOL1 Output low voltage, port 0, ALE, PSEN8, 7 0.4 V
IOL = 3.2mA2
VCC = 4.5V
VOH Output high voltage, ports 1, 2, 3 3 VCC – 0.7 V
IOH = –30µA
Output high voltage (port 0 in external bus mode), VCC = 4.5V
VOH1 VCC – 0.7 V
ALE9, PSEN3 IOH = –3.2mA
IIL Logical 0 input current, ports 1, 2, 3 VIN = 0.4V –1 –50 µA
VIN = 2.0V
ITL Logical 1-to-0 transition current, ports 1, 2, 36 –650 µA
See note 4
ILI Input leakage current, port 0 0.45 < VIN < VCC – 0.3 ±10 µA
ICC Power supply current (see Figure 8): See note 5
Active mode @ 16MHz5 11.5 32 µA
Idle mode @ 16MHz5 1.3 5 µA
Power-down mode Tamb = 0 to +70°C 3 50 µA
Tamb = –40 to +85°C 75 µA
RRST Internal reset pull-down resistor 40 225 kΩ
CIO Pin capacitance10 (except EA) 15 pF
NOTES:
1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V.
2. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the VOLs of ALE and ports 1 and 3. The noise is due
to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the
worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify
ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no
single output sinks more than 5mA and no more than two outputs exceed the test conditions.
3. Capacitive loading on ports 0 and 2 may cause the VOH on ALE and PSEN to momentarily fall below the (VCC–0.7) specification when the
address bits are stabilizing.
4. Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its
maximum value when VIN is approximately 2V.
5. See Figures 9 through 12 for ICC test conditions.
Active Mode: ICC = 1.5 × FREQ + 8.0;
Idle Mode: ICC = 0.14 × FREQ +2.31; See Figure 8.
6. This value applies to Tamb = 0°C to +70°C. For Tamb = –40°C to +85°C, ITL = –750µA.
7. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
8. Under steady state (non-transient) conditions, IOL must be externally limited as follows:
Maximum IOL per port pin: 15mA (*NOTE: This is 85°C specification.)
Maximum IOL per 8-bit port: 26mA
Maximum total IOL for all outputs: 71mA
If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed
test conditions.
9. ALE is tested to VOH1, except when ALE is off then VOH is the voltage specification.
10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25pF. Pin capacitance of ceramic package is less than 15pF
(except EA it is 25pF).
1996 Aug 16 12
Philips Semiconductors Product specification
1996 Aug 16 13
Philips Semiconductors Product specification
1996 Aug 16 14
Philips Semiconductors Product specification
AC ELECTRICAL CHARACTERISTICS FOR PHILIPS NORTH AMERICA DEVICES (SC80C31 AND SC80C51)
Tamb = 0°C to +70°C or –40°C to +85°C, VCC = 5V ±10%, VSS = 0V1, 2, 3
16MHz CLOCK VARIABLE CLOCK
SYMBOL FIGURE PARAMETER MIN MAX MIN MAX UNIT
1/tCLCL 1 Oscillator frequency
Speed versions : C, G 3.5 16 MHz
tLHLL 1 ALE pulse width 85 2tCLCL–40 ns
tAVLL 1 Address valid to ALE low 22 tCLCL–40 ns
tLLAX 1 Address hold after ALE low 32 tCLCL–30 ns
tLLIV 1 ALE low to valid instruction in 150 4tCLCL–100 ns
tLLPL 1 ALE low to PSEN low 32 tCLCL–30 ns
tPLPH 1 PSEN pulse width 142 3tCLCL–45 ns
tPLIV 1 PSEN low to valid instruction in4 82 3tCLCL–105 ns
tPXIX 1 Input instruction hold after PSEN 0 0 ns
tPXIZ 1 Input instruction float after PSEN 37 tCLCL–25 ns
tAVIV 1 Address to valid instruction in4 207 5tCLCL–105 ns
tPLAZ 1 PSEN low to address float 10 10 ns
Data Memory
tRLRH 2, 3 RD pulse width 275 6tCLCL–100 ns
tWLWH 2, 3 WR pulse width 275 6tCLCL–100 ns
tRLDV 2, 3 RD low to valid data in 147 5tCLCL–165 ns
tRHDX 2, 3 Data hold after RD 0 0 ns
tRHDZ 2, 3 Data float after RD 65 2tCLCL–60 ns
tLLDV 2, 3 ALE low to valid data in 350 8tCLCL–150 ns
tAVDV 2, 3 Address to valid data in 397 9tCLCL–165 ns
tLLWL 2, 3 ALE low to RD or WR low 137 239 3tCLCL–50 3tCLCL+50 ns
tAVWL 2, 3 Address valid to WR low or RD low 122 4tCLCL–130 ns
tQVWX 2, 3 Data valid to WR transition 13 tCLCL–50 ns
tWHQX 2, 3 Data hold after WR 13 tCLCL–50 ns
tQVWH 3 Data valid to WR high 287 7tCLCL–150 ns
tRLAZ 2, 3 RD low to address float 0 0 ns
tWHLH 2, 3 RD or WR high to ALE high 23 103 tCLCL–40 tCLCL+40 ns
External Clock
tCHCX 5 High time 20 20 tCLCL–tCLCX ns
tCLCX 5 Low time 20 20 tCLCL–tCHCX ns
tCLCH 5 Rise time 20 20 ns
tCHCL 5 Fall time 20 20 ns
Shift Register
tXLXL 4 Serial port clock cycle time 750 12tCLCL ns
tQVXH 4 Output data setup to clock rising edge 492 10tCLCL–133 ns
tXHQX 4 Output data hold after clock rising edge 8 2tCLCL–117 ns
tXHDX 4 Input data hold after clock rising edge 0 0 ns
tXHDV 4 Clock rising edge to input data valid 492 10tCLCL–133 ns
NOTES:
1. Parameters are valid over operating temperature range unless otherwise specified.
2. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
3. Interfacing the 80C31/51 to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to Port 0
drivers.
4. See application note AN457 for external memory interfacing.
1996 Aug 16 15
Philips Semiconductors Product specification
AC ELECTRICAL CHARACTERISTICS FOR PHILIPS NORTH AMERICA DEVICES (SC80C31 AND SC80C51)
Tamb = 0°C to +70°C or –40°C to +85°C, VCC = 5V ±10%, VSS = 0V1, 2, 3
24MHz CLOCK VARIABLE CLOCK4 33MHz CLOCK
SYMBOL FIGURE PARAMETER MIN MAX MIN MAX MIN MAX UNIT
1/tCLCL 1 Oscillator frequency 3.5 33
Speed versions : P (24MHz) 3.5 24 MHz
: Y (33MHz) 3.5 33
tLHLL 1 ALE pulse width 43 2tCLCL–40 21 ns
tAVLL 1 Address valid to ALE low 17 tCLCL–25 5 ns
tLLAX 1 Address hold after ALE low 17 tCLCL–25 ns
tLLIV 1 ALE low to valid instruction in 102 4tCLCL–65 55 ns
tLLPL 1 ALE low to PSEN low 17 tCLCL–25 5 ns
tPLPH 1 PSEN pulse width 80 3tCLCL–45 45 ns
tPLIV 1 PSEN low to valid instruction in 65 3tCLCL–60 30 ns
tPXIX 1 Input instruction hold after PSEN 0 0 0 ns
tPXIZ 1 Input instruction float after PSEN 17 tCLCL–25 5 ns
tAVIV 1 Address to valid instruction in 128 5tCLCL–80 70 ns
tPLAZ 1 PSEN low to address float 10 10 10 ns
Data Memory
tRLRH 2, 3 RD pulse width 150 6tCLCL–100 82 ns
tWLWH 2, 3 WR pulse width 150 6tCLCL–100 82 ns
tRLDV 2, 3 RD low to valid data in 118 5tCLCL–90 60 ns
tRHDX 2, 3 Data hold after RD 0 0 0 ns
tRHDZ 2, 3 Data float after RD 55 2tCLCL–28 32 ns
tLLDV 2, 3 ALE low to valid data in 183 8tCLCL–150 90 ns
tAVDV 2, 3 Address to valid data in 210 9tCLCL–165 105 ns
tLLWL 2, 3 ALE low to RD or WR low 75 175 3tCLCL–50 3tCLCL+50 40 140 ns
tAVWL 2, 3 Address valid to WR low or RD low 92 4tCLCL–75 45 ns
tQVWX 2, 3 Data valid to WR transition 12 tCLCL–30 0 ns
tWHQX 2, 3 Data hold after WR 17 tCLCL–25 5 ns
tQVWH 3 Data valid to WR high 162 7tCLCL–130 80 ns
tRLAZ 2, 3 RD low to address float 0 0 0 ns
tWHLH 2, 3 RD or WR high to ALE high 17 67 tCLCL–25 tCLCL+25 5 55 ns
External Clock
tCHCX 5 High time 17 17 tCLCL–tCLCX ns
tCLCX 5 Low time 17 17 tCLCL–tCHCX ns
tCLCH 5 Rise time 5 5 ns
tCHCL 5 Fall time 5 5 ns
Shift Register
tXLXL 4 Serial port clock cycle time 505 12tCLCL 360 ns
tQVXH 4 Output data setup to clock rising edge 283 10tCLCL–133 167 ns
tXHQX 4 Output data hold after clock rising edge 3 2tCLCL–80 ns
tXHDX 4 Input data hold after clock rising edge 0 0 0 ns
tXHDV 4 Clock rising edge to input data valid 283 10tCLCL–133 167 ns
NOTES:
1. Parameters are valid over operating temperature range unless otherwise specified.
2. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
3. Interfacing the SC80C31/51 to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to Port 0
drivers.
4. Variable clock is specified for oscillator frequencies greater than 16MHz to 33MHz. For frequencies equal or less than 16MHz, see 16MHz
“AC Electrial Characteristics”, page 15.
1996 Aug 16 16
Philips Semiconductors Product specification
tLHLL
ALE
tAVLL tLLPL
tPLPH
tLLIV
PSEN
tPLIV
tLLAX tPXIZ
tPLAZ
tPXIX
tAVIV
SU00006
ALE
tWHLH
PSEN
tLLDV
tLLWL tRLRH
RD
tLLAX tRHDZ
tAVLL tRLDV
tRLAZ tRHDX
PORT 0 A0–A7
FROM RI OR DPL DATA IN A0–A7 FROM PCL INSTR IN
tAVWL
tAVDV
PORT 2 P2.0–P2.7 OR A8–A15 FROM DPH A0–A15 FROM PCH
SU00007
1996 Aug 16 17
Philips Semiconductors Product specification
ALE
tWHLH
PSEN
tLLWL tWLWH
WR
tLLAX
tAVLL tQVWX tWHQX
PORT 0 A0–A7
FROM RI OR DPL DATA OUT A0–A7 FROM PCL INSTR IN
tAVWL
SU00008
INSTRUCTION 0 1 2 3 4 5 6 7 8
ALE
tXLXL
CLOCK
tXHQX
tQVXH
OUTPUT DATA
0 1 2 3 4 5 6 7
WRITE TO SBUF
tXHDX
tXHDV SET TI
INPUT DATA
VALID VALID VALID VALID VALID VALID VALID VALID
CLEAR RI
SET RI
SU00027
VCC–0.5
0.7VCC
0.45V 0.2VCC–0.1
tCHCX
tCHCL tCLCX tCLCH
tCLCL
SU00009
1996 Aug 16 18
Philips Semiconductors Product specification
VCC–0.5
0.2VCC+0.9
0.2VCC–0.1
0.45V
NOTE:
AC inputs during testing are driven at VCC –0.5 for a logic ‘1’ and 0.45V for a logic ‘0’.
Timing measurements are made at VIH min for a logic ‘1’ and VIL max for a logic ‘0’.
SU00010
NOTE:
For timing purposes, a port is no longer floating when a 100mV change from load voltage occurs,
and begins to float when a 100mV change from the loaded VOH/VOL level occurs. IOH/IOL ≥ ±20mA.
SU00011
40
35
30
ICC mA 20
15
10
5
TYP IDLE MODE
1996 Aug 16 19
Philips Semiconductors Product specification
VCC VCC
ICC ICC
VCC VCC
VCC VCC RST VCC
P0 P0
RST
EA EA
VSS VSS
SU00719 SU00720
Figure 9. ICC Test Condition, Active Mode Figure 10. ICC Test Condition, Idle Mode
All other pins are disconnected All other pins are disconnected
VCC–0.5
0.7VCC
0.45V 0.2VCC–0.1
tCHCX
tCHCL tCLCX tCLCH
tCLCL
SU00015
Figure 11. Clock Signal Waveform for ICC Tests in Active and Idle Modes
tCLCH = tCHCL = 5ns
VCC
ICC
VCC
RST VCC
P0
EA
(NC) XTAL2
XTAL1
VSS
SU00016
1996 Aug 16 20
Philips Semiconductors Product specification
1996 Aug 16 21
Philips Semiconductors Product specification
+5V
VCC
XTAL2 P2.7 1
4–6MHz P2.6 0
VSS
SU00017
25 PULSES
1
ALE/PROG: 0
ALE/PROG: 0
SU00018
+5V
VCC
1 RST EA/VPP 1
1 P3.6 ALE/PROG 1
4–6MHz P2.6 0
VSS
SU00019
1996 Aug 16 22
Philips Semiconductors Product specification
PROGRAMMING* VERIFICATION*
tAVQV
tDVGL tGHDX
tAVGL tGHAX
ALE/PROG
tGLGH tGHGL
tSHGL tGHSL
LOGIC 1 LOGIC 1
EA/VPP
LOGIC 0
SU00020
NOTE:
* FOR PROGRAMMING VERIFICATION SEE FIGURE 13.
FOR VERIFICATION CONDITIONS SEE FIGURE 15.
Figure 16. EPROM Programming and Verification
1996 Aug 16 23
0590B
1996 Aug 16
853–0590B 06688
0.098 (2.49) 0.098 (2.49)
NOTES:
SEE NOTE 6
Philips Semiconductors
PIN # 1
0.100 (2.54) BSC
2.087 (53.01)
–D–
2.038 (51.77)
0.620 (15.75)
CMOS single-chip 8-bit microcontrollers
24
0.070 (1.78) 0.590 (14.99)
0.050 (1.27) (NOTE 4)
0.175 (4.45)
0.225 (5.72) MAX. 0.145 (3.68)
–T–
1996 Aug 16
17.65 (0.695)
17.40 (0.685)
16.89 (0.665)
853-1472A 05854
3.05 (0.120) NOTES:
16.00 (0.630)
3 2.29 (0.090) 1. All dimensions and tolerances to conform
1.02 (0.040) X 45° 0.38 (0.015)
Philips Semiconductors
to ANSI Y14.5–1982.
CHAMFER
45 6
2. UV window is optional.
0.51 (0.02) X 45 °
3. Dimensions do not include glass protrusion.
6 Glass protrusion to be 0.005 inches maximum
17.65 (0.695)
17.40 (0.685)
on each side.
4. Controlling dimension millimeters.
16.89 (0.665)
5. All dimensions and tolerances include
16.00 (0.630)
lead trim offset and lead plating finish.
3
2 6. Backside solder relief is optional and
dimensions are for reference only.
25
–10 °
17.65 (0.656) 1.27 (0.050) TYP.
17.40 (0.685)
0.25 (0.010) R MIN.
1.27 (0.050)
45 ° TYP. 0.15 (0.006) MIN.
40X 1.52 (0.060) REF. 4 PLACES
0.076 (0.003) MIN.
4.83 (0.190)
3.94 (0.155) BASE PLANE
1.02 + 0.25 (0.040 + 0.010)
1996 Aug 16 26
Philips Semiconductors Product specification
1996 Aug 16 27
Philips Semiconductors Product specification
QFP44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mm SOT307-2
1996 Aug 16 28
Philips Semiconductors Product specification
NOTES
1996 Aug 16 29
Philips Semiconductors Product specification
DEFINITIONS
Data Sheet Identification Product Status Definition
This data sheet contains the design target or goal specifications for product development. Specifications
Objective Specification Formative or in Design
may change in any manner without notice.
This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips
Preliminary Specification Preproduction Product Semiconductors reserves the right to make changes at any time without notice in order to improve design
and supply the best possible product.
This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes
Product Specification Full Production
at any time without notice, in order to improve design and supply the best possible product.
Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products,
including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips
Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright,
or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work
right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only.
Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or
modification.
Philips Semiconductors
811 East Arques Avenue Philips Semiconductors and Philips Electronics North America Corporation register
P.O. Box 3409 eligible circuits under the Semiconductor Chip Protection Act.
Sunnyvale, California 94088–3409 Copyright Philips Electronics North America Corporation 1996
Telephone 800-234-7381 All rights reserved. Printed in U.S.A.
This datasheet has been downloaded from:
www.DatasheetCatalog.com