DC-DC Converter: Four Switches V V 2, Capacitive Turn-Off Snubbing, ZV Turn-On

Download as pdf or txt
Download as pdf or txt
You are on page 1of 10

918

IEEE TRANSACTIONS ON POWER ELECTRONICS, VOL. 19, NO. 4, JULY 2004

DCDC Converter: Four Switches Vpk = Vin=2, Capacitive Turn-Off Snubbing, ZV Turn-On
Ivo Barbi, Senior Member, IEEE, Roger Gules, Richard Redl, Senior Member, IEEE, and Nathan O. Sokal, Life Fellow, IEEE

AbstractA new four-switch full-bridge dcdc converter topology is especially well-suited for power converters operating from high input voltage: it imposes only half of the input voltage across each of the four switches. The two legs of a full-bridge converter are connected in series with each other, across the dc input source, instead of the usual topology in which each leg is connected across the dc source. The topology reduces turn-off switching losses by providing capacitive snubbing of the turn-off voltage transient, and eliminates capacitor-discharge turn-on losses by providing zero-voltage turn-on. (Switching losses are especially important in converters operating at high input voltage because turn-on losses are proportional to the square of the input voltage, and turn-off losses are proportional to the input voltage). The topology is suitable for resonant and nonresonant converters. It adds one bypass capacitor and one commutating inductor to the minimum-topology full-bridge converter (that inductor is already present in many present-day converters, to provide zero-voltage turn-on, or is associated with one or two capacitors to provide resonant operation), and contains a dc-blocking capacitor in series with the output transformer, primary winding, and some nonresonant converters (that capacitor is already present in resonant power converters). The paper gives a theoretical analysis, and experimental data on a 1.5-kW example that was built and tested: 600-Vdc input, 60-Vdc output at up to 25 A, and 50-kHz switching frequency. The measured performance agreed well with the theoretical predictions. The measured efficiency was 93.6% at full load, and was a maximum of 95.15% at 44.8% load. Index TermsDCDC converter, full-bridge converter, high input voltage.

Fig. 1. Conventional full-bridge converter.

I. INTRODUCTION

N CONVENTIONAL full-bridge converters, the four switches must sustain the input voltage when they are off. In applications using high values of input voltage, such as railway traction, that voltage can be larger than the safe operating voltage of power transistors that the designer would like to use, if it would be possible. A straightforward way to meet the requirements is to use transistors with sufficiently high breakdown voltage, with the disadvantages of higher cost and higher on resistance than would be the case if the transistors could be rated for operation at (for example) half

Manuscript received June 11, 2001; revised December 15, 2003. Recommended by Associate Editor K. Smedley. I. Barbi is with the Power Electronics Institute, Universidade Federal de Santa Catarina, Florianpolis 88040-970, Brazil. R. Gules is with the Universidade do Vale do Rio dos Sinos-UNISINOS, So Leopoldo 93022-000, Brazil. R. Redl is with the ELFI S.A., Farvagny-le-Petit CH-1726, Switzerland. N. O. Sokal is with the Design Automation, Inc., Lexington, MA 02420-2404 USA. Digital Object Identifier 10.1109/TPEL.2004.830092

of that voltage. In a previous approach [1], each switch was realized as two transistors in series, with voltage-balancing components that would cause the two transistors to share the voltage equally. Then each transistor would sustain only half of input voltage. This approach worked well, but the equipment cost had to include the cost of eight power transistors for the full-bridge, and the voltage-balancing components. In the new approach proposed here, shown in Fig. 6, the two legs of the full bridge (each leg containing the usual two switches in series) are connected in series across the supply voltage. The node at which the two legs are joined is held at half of the input voltage, by bypass/filter capacitors that are connected to each of the two input rails. (This adds one more bypass capacitor to the usual input bypassing.) As in many present-day full-bridge converters, e.g., [2], this topology can be operated with a) capacitive turn-off snubbing to reduce turn-off switching power losses; b) resonant transitions that provide zero-voltage turn-on to eliminate turn-on switching power losses. However, a different timing of the switch operations is used, shown in Section III. II. GENESIS OF THE NEW FULL-BRIDGE TOPOLOGY The proposed converter is derived from the conventional fullbridge topology presented in Fig. 1. Therefore, several operation characteristics of the full-bridge converter are also presented by the proposed structure.

0885-8993/04$20.00 2004 IEEE

BARBI et al.: DCDC CONVERTER

919

Fig. 4. Reverse polarities of battery and switches in the right leg.

Fig. 2. Full-bridge converter with capacitor in series with transformer primary winding.

Fig. 5.

Rotation of the right leg.

Fig. 3. Separation of the legs.

The genesis of the new converter can be presented following a sequence of modifications in the connection of the components. First, a capacitor is added in series with the transformer, as shown in Fig. 2. The full-bridge converter normally presents this capacitor. Considering two independent input voltage sources, the connection between the two legs can be eliminated as presented in Fig. 3. Then, the polarity of the voltage source and switches in the right leg are reversed, in Fig. 4. Rotating the right leg in 180 and connecting below the left leg, as shown in Fig. 5, the basic structure of the proposed converter as defined. Substituting input voltage sources by two input capacitors, the final configuration of the proposed structure is obtained, as presented in Fig. 6. III. CIRCUIT AND PRINCIPLE OF OPERATION A. Circuit Description Fig. 6 shows the power-stage circuit. The upper leg comprises and ; the lower leg comprises , and . The example design that was built and tested (Section VI) used metal oxide semiconductor field effect transistor (MOSFET) switches. In each MOSFET switch, the internal substrate diode conducts inverse-polarity current and clamps the switch reverse voltage at about 1 V. (If bipolar junction transistors are used, external

Fig. 6. Power circuit of the proposed converter.

anti-parallel diodes should be added.) The MOSFET internal capacitances are used as , providing capacitive turn-off snubbing. In some applications (but not in the example in Section VI), the internal capacitances can be supplemented with external capacitors that should be connected across the switches with as low wiring inductance as possible [4]. and bypass the input voltage The input capacitors . As the and generate a bypassed dc mid-point voltage of switches go through their cycle of switching, to be discussed applied across it while it is off. below, each switch has is a dc-blocking capacitor that blocks the dc voltage of from being applied to the series combination of and . In this application, is large enough to act as only a dc voltage source, to prevent dc current from flowing through and . If a resonant load network is used, can be the

920

IEEE TRANSACTIONS ON POWER ELECTRONICS, VOL. 19, NO. 4, JULY 2004

Fig. 7. Operation stages of power converter.

series-connected resonance capacitor [5]. The stored energy in charges and discharges the snubbing capacitors during a conduction gap that is provided between turning-off one of a pair of switches and turning-on the other switch of the pair. That action brings the switch voltage to zero before comprises the sum of an external the switch is turned-on. inductor and the internal primary-side leakage inductance of the transformer. The transformer provides galvanic isolation and voltage transformation, between the source and the load . and rectify the rectangular-wave output of the transformer, and and filter-out the ripple in the rectified output.

B. Principle of Operation To simplify the explanation and the analysis of circuit operation, the following assumptions are made:. 1) All components are ideal. 2) The ripple in the dc voltage across the series capacitor and the input capacitors and is negligibly small. 3) A current sink replaces the output filter and load. 4) The analysis is based on the circuit reflected to the primary side of the transformer, where represents the mutual inductance in the transformers equivalent circuit and the leakage inductance is absorbed into .

BARBI et al.: DCDC CONVERTER

921

5) The output rectifier is replaced by four rectifier diodes. Fig. 7 shows the resulting equivalent circuit, referred to the primary side of the transformer. The six subsections of the figure show the six successive circuit configurations during a half-period of the cycle of switching. The second half-period is the mirror-image of the first half-period, to be described shortly. Fig. 8 shows the switch-timing sequence for the four switches, and the resulting circuit voltages and currents. The power transfer and the output/input voltage ratio are controlled and ; the switches by the duty ratio (D) of the switches and operate as the complements of and , respectively. The six sequential circuit states are described as follows. 1) Stage 1 [Fig. 7(a)]: Power Transfer During this stage, power is transferred from the input to the load through switches , , , source and . The voltage stored on the series capacitor is and the voltage applied across is . 2) Stage 2 [Fig. 7(b)]: Commutation of Switch At the instant , switch is turned off at zero voltage, begins to charge, and begins to discharge capacitor linearly with time, with a constant current. This stage finand . ishes when 3) Stage 3 [Fig. 7(c)]: Free-Wheeling Stage becomes zero and diode beThe voltage across gins to conduct. During this stage, the resonant inductor is approximately constant. The circuit current operates in a free-wheeling mode, with current flowing , through , , and , through the from and the rectifiers (reflected parallel combination of and . Because to the primary side), and through free-wheeling current flows through both polarities of the rectifier, the output voltage is zero. In this stage, must be gated on. switch 4) Stage 4 [Fig. 7(d)]: Commutation of Switch At the instant , the switch is turned off at zero begins to charge while the voltage and the capacitor begins to discharge in a resonant way. This capacitor and . stage finishes when 5) Stage 5 [Fig. 7(e)]: Discharge of Resonant Inductor Energy becomes zero, the diode beWhen the voltage begins to degins to conduct and the current through applied to its termicrease linearly with a voltage must be gated on. nals. During this stage, the switch 6) Stage 6 [Fig. 7(f)]: Charge of Resonant Inductor Energy In Stage 6, the resonant inductor current becomes negabegin to conduct at zero voltage tive and switches and zero current. When the current through reaches the , the free-wheeling in the output rectifier is value finished and power is transferred from the series capacitor to the load. In the discharge and charge of resonant inductor energy (stages 5 and 6), a reduction in the duty ratio occurs, because switch, but during these stages a gate signal is applied to the the free-wheeling in the output rectifiers maintains zero voltage across the power transformer. In the waveforms of Fig. 8, note that the maximum voltages because the join-point across the off switches are only and is at voltage : the voltage across or of is the voltage on , and the voltage across or is the , but both of those capacitor voltages are . voltage on

Fig. 8. Main theoretical waveforms.

The principle of operation is analyzed adopting ideal conditions, but some considerations must be done in a practical application. and are charged and disThe input capacitors charged during the free-wheeling period, which occurs in the stage 3 and in its equivalent stage at the second half-period of operation. The voltage in these capacitors can be different if the switch-timing sequence of the switches has from asymmetry. However, a special control circuit is not necessary, because, as verified in the practical implementation, a very large asymmetry is needed to cause a significant difference . from the ideal voltage value of is also The ideal value of the series capacitor voltage . During the first operation stage this capacitor receives energy from the input source and after the sixth stage this energy is transferred to the load. This capacitor is designed considering a low voltage ripple (5%10%), operating as a voltage source. But at the converter start-up, this capacitor is discharged . Thus, while the does not reach , the transformer demagnetization will not occur correctly. But, as voltage the capacitance of the series capacitor is small, the changes quickly and in some switching cycles reaches the ideal value. Classical current protection circuits can avoid an eventual excessive switch peak current during this transition.

922

IEEE TRANSACTIONS ON POWER ELECTRONICS, VOL. 19, NO. 4, JULY 2004

IV. ANALYSIS A. Output Characteristic At first, temporarily neglecting the reduction of duty ratio caused by the conduction gap that allows the zero-voltage is turn-on, the average voltage at the load (1) where tnput voltage; series capacitor voltage; ; n transformer turns ratio . The voltage on the dc-blocking capacitor

B. Turn-On and Turn-Off Switching Turn-off: The commutation process of the proposed converter is similar to the classical ZVS PWM full-bridge converter. The turn-off losses are reduced by the action of the snubber capacitors that are in parallel with the switches. When a switch is turned-off, the switch current flows through the commutation capacitor, charging this capacitor. Thus, the capacitor voltage, which is also the switch voltage, rises progressively until it voltage. Therefore, the crossing of the voltage reaches the and current in the switch is reduced and the turn-off losses are minimized. Turn-on: The converter uses zero-voltage turn-on to eliminate the turn-on switching losses. The zero-voltage turn-on of the switches is particularly important for converters operating at high dc input voltage, because the power dissipated in switching at nonzero voltage goes as the square of the dc input voltage. The active switches are turned on while the anti-parallel diodes are conducting, so the switches turn-on at essentially zero voltage and almost zero current. But turn-on losses occur if the turn-off snubber capacitors are not fully discharged. and turn-off in the power-transfer stage Switches (stage 1 in Section III), and the output current referred to the primary accomplishes the charge and discharge of the snubber capacitors (linearly with time). The large stored energy of the is available for this purpose, so, as a ripple-filter inductor and will always be turned-on at zero practical matter, voltage. and turn-off in the free-wheeling stage But switches (stage 3 of Section III), during which the transformer is shortcircuited by the output rectifier. Thus, only the energy stored (that includes the transformer priin the circuit inductance mary-side leakage inductance) is available to charge and discharge the snubber capacitors, in a resonant way. The minimum or is current that maintains zero-voltage turn-on for (11) . where is the snubber capacitor decreases the primary-side current A larger value of and , but needed to obtain zero-voltage turn-on of is limited by the the inductance of the resonant inductor maximum allowed reduction of duty ratio [see (8)]. Section V gives a design example that includes the effect of that reduction of duty ratio. V. SIMPLIFIED DESIGN EXAMPLE The input data for the design of an example converter are as follows. V. Input voltage: V. Output Voltage: W. Output power: A. Output current: kHz. Switching frequency: A. Determination of Passive Components 1) Transformer Turns Ratio: Assuming ideal switches and diodes and considering the following. . Nominal duty-ratio:

is (2)

Then, the output voltage is (3) But the output voltage is controlled by an effective duty ratio that is smaller than the nominal duty ratio (4) where is the reduction of duty ratio caused by the conduction gap. That reduction can be calculated by determining the duration of Stages 5 and 6 (discussed in Section III). The current in will be considered to be constant during the free-wheeling is neglected. Then, the current in stage, and the current in during Stages 5 and 6 is (5) At time , (6) This occurs two times in the period tion of duty ratio during the period is . Then the total reduc(7) (8) Therefore the reduction in the duty ratio is proportional to and the load current. Subtracting the correction (8) from the first-approximation duty ratio in (3), we obtain, for the output voltage (9) However, the output voltage calculated by (9) is obtained considering ideal components. A more-accurate value of output voltage can be calculated from (10), that includes the rectifierdiodes forward-conduction threshold voltage F and the parasitic series resistance through which flows: the transformer, rectifier diode, filter inductor, and wiring (10)

BARBI et al.: DCDC CONVERTER

923

Maximum duty ratio reduction: 15% of the nominal value of : (12) . The transformer turns ratio is calculated from (9): (13) V 2) Resonant Inductor : The resonant inductor is defined by the maximum duty ratio reduction specified and is calculated from (8) V H (14) A kHz 3) Series Capacitor : The series capacitor must be large enough that it can be treated as a voltage source. The produces a small reduction of the voltage voltage ripple on across the transformer primary winding, from the idealized . Thus, the required value of is calculated value of as a function of the maximum allowable ripple voltage. The is relationship between the ripple voltage and the current in (15) where V

Allowing 5% voltage ripple, we have V Then the input capacitors are F (22) kHz V 5) Output Filter: The output filter can be calculated as for a conventional full-bridge converter. The inductance and capacitance of the filter are calculated with (23) and (24), to provide of 10% and a maximum voltage a maximum current ripple ripple V of 1% A V (21)

V kHz A

(23)

A F (24) kHz V Maximum allowable series resistance of output capacitor V A B. Switches Voltage and Current Stresses 1) Active Switches: The maximum voltage across the off switches is V V (26) (25)

Then the series capacitor is calculated as (16) Limiting the peak ripple on the capacitor voltage to 3.5% of the dc value, yields V V (17) A F (18) kHz V 4) Input Capacitors: The input capacitors and can be calculated by the same method used above for . The voltage stored on the input capacitors and the voltage ripple are applied across the switches. It is reasonable to allow 5% voltage and . The relationship ripple in the voltages across between the capacitors ripple voltages and the currents in the capacitors is (19) where A The switch rms current is needed if one wishes to calculate the conduction power dissipation in the switch, to estimate the needed cooling capability and to estimate the expected converter efficiency by knowing the sum of all of the losses. The average and are and rms currents through

(27)

A The average and rms currents through and

A are

(28)

(29)

(30)

Then the input capacitors are calculated as: (20)

2) Output Rectifier: For the output rectifier shown in Fig. 6, the diode reverse voltage is V V (31)

924

IEEE TRANSACTIONS ON POWER ELECTRONICS, VOL. 19, NO. 4, JULY 2004

Fig. 9. Circuit diagram of the laboratory prototype. Currents through S and S (5 A=div

Fig. 12.

0 5 s=div).

Fig. 10.

Drain-source voltages across S and S (100 V=div

0 5 s=div).
Fig. 13. Commutation of the switch S (100 V=div

0 5 A=div 0 5 s=div).

Fig. 11.

Drain-source voltages across S and S (100 V=div

0 5 s=div).
Fig. 14. Commutation of the switch S (100 V=div

The rectifier-diodes average and rms currents are needed for the same reasons as are the switch currents. They are given by A A (32) A A (33)

0 5 A=div 0 5 s=div).

VI. EXPERIMENTAL RESULTS To verify the practical aspects of the proposed converter, the example design of Section V was built and tested. Fig. 9 is the circuit diagram, including details about the components.

The transformer and cores were Thornton IP-12 ferrite. was 24.5 H: an actual wound inThe effective value of ductor of 20.5 H, in series with the 4- H primary-side leakage inductance of the transformer. The MOSFET body diodes were of Fig. 6, and the MOSFET capacitances used for of Fig. 6. were used for The interaction of the reverse-recovery process of the rectifier causes reverse-voltage diodes with the resonant inductance overshoot and ringing across the rectifier diodes. This problem

BARBI et al.: DCDC CONVERTER

925

Fig. 17.
5 (100 V=div

s=div).

Voltage across the primary winding of the transformer (100 V=div

Fig. 15.
5

s=div).

Voltage across the dc-blocking capacitor C

Fig. 18.

Voltage across the rectifier diode (50 V=div

0 5 s=div).

Fig. 16. Current through the resonant inductor (5 A=div

0 5 s=div).

can be controlled by using soft-recovery rectifiers and a clamp and , as shown in Fig. 9. circuit [2], [3], comprising Clamping the junction of the transformer and the commutating inductor to the dc input voltage and to the half-voltage at and reduces the diode reverse-voltage the junction of overshoot in proportion to the ratio between the resonant inducand the leakage inductance of the transformer [2]. In tance snubber is connected across the rectifiers, limaddition, a iting the remainder of the overshoot (caused by the transformer leakage inductance) that remains after the clamping by diodes and . As the output stage of the proposed converter is identical to the classical ZVS full-bridge converter, all techniques developed for clamping the diode voltage in the secondary side also can be used in the proposed converter. Some alternatives of three-level ZVS converters with nondissipative secondary voltage clamping are presented in [6][8]. Figs. 1020 are oscilloscope waveforms of the principal voltages and currents, recorded while the converter was supplying 1.5 kW of output power (25 A at 60 Vdc), with 600-Vdc input. All of the observed waveforms agree well with the theoretical waveforms presented in Fig. 8. Figs. 10 and 11 demonstrate the principal characteristic of this converter topology: the switch peak voltages are 300 V, half of the 600-Vdc input voltage.

Fig. 12 shows the currents in switches and , showing clearly the different conduction times of the two groups of switches. Figs. 13 and 14 shows the current and voltage of switch and , showing clearly the mechanism of the zero-voltage turn-on switching. The voltage across the dc-blocking capacitor ; the dc value and the ripple are close to the expected values of 300 V and 3.5% of 300 V. ; the maximum Fig. 16 shows the current through positive and negative values are close to the expected A A. The voltage across the primary winding of the transformer is presented in Fig. 17. Fig. 18 shows the voltage across the rectifier diode. Figs. 19 and 20 show the voltage across the primary winding of the transformer and the voltage across the rectifier diode and . Those figures show without the clamping diodes clearly the benefits obtained by using the clamp circuit of [2] and [3]. Fig. 21 shows the experimental and theoretical (from (10)) dependence of output voltage on output current, with and . The output voltage decreases with increasing output current because the reduction of effective duty ratio increases with increasing current in , as the conduction gap increases, as predicted by (8). The output voltage calculated by (10) is equal the measured output voltage, considering a rectifier-diode conduc-

926

IEEE TRANSACTIONS ON POWER ELECTRONICS, VOL. 19, NO. 4, JULY 2004

Fig. 19. Voltage across the primary winding of the transformer eliminating the claming diodes D and D (250 V=div 5 s=div).

Fig. 22.

Measured efficiency of the proposed converter.

Fig. 20. Voltage across the rectifier diode eliminating the clamping diodes and D (50 V=div 5 s=div). D

The proposed converter does not operate correctly using the classical hard-switching PWM modulation of the full-bridge converter. In this case, the simultaneous turn-on and turn-off of the switches does not ensure the static and dynamic voltage sharing of the switches. Therefore, the hard-switching operation was tested using the same modulation presented in Fig. 8. A losses comparison with the classical ZVS PWM full-bridge converter can be done considering equivalent operating conditions. Considering the same input voltage, switching frequency, output voltage and current for both converters, and a transformer turns ratio of the proposed converter equal to half of the transformer turns ratio of the full-bridge, the duty ratio of both converters will be equal. But the switch peak and rms currents will be double in the proposed converter. Thus, the difference of the conduction losses between the converters will depend mainly on the technology of the switches available for the voltage range considered. Considering the input voltage utilized in the prototype (600 V) and the use of MOSFETs, the full-bridge converter can be implemented with a 800-V MOSFET (commercial voltage range) and the proposed converter can use 400-V MOSFET. Considering MOSFET from the same manufacturer and with the same die size, the full-bridge converter can use, for example, the MOSFET V, ) and the proposed IRFPE50 ( V, converter can use the MOSFET IRFP350 ( ). The ratio between the MOSFETs conduction . losses of the converters is equal to Therefore, both converters will present the same MOSFET conduction losses. VII. CONCLUSION This new four-switch power-circuit topology is well-suited to economical realization of full-bridge dcdc converters to be operated from dc input voltages of up to twice the maximum voltage that is allowed to be imposed on each switch in the power circuit. The measured performance of an example 1.5-kW dcdc converter (600-Vdc input to 60-Vdc output at up to 25 A) agreed well with theoretical predictions. REFERENCES
[1] J. R. Pinheiro and I. Barbi, The three-level ZVS-PWM DC-to-DC converter, IEEE Trans. Power Electron., vol. 8, pp. 486492, Oct. 1993.

Fig. 21.

Output voltage as function of output current.

tion-threshold voltage equal to F V and a total parasitic . series resistance equal to Fig. 22 shows the measured efficiency of the power circuit as a function of the output current. The efficiency at full load (25 A) was 93.6%; the maximum efficiency at 11.2 A (44.8% load, as also shown in Fig. 22) was 95.15%. The efficiency was also measured operating with hard-switching, eliminating the external resonant inductor . The efficiency was 2% lower than the operation with soft-commutation at nominal load.

BARBI et al.: DCDC CONVERTER

927

[2] L. Balogh, R. Redl, and N. O. Sokal, A novel soft-switching full-bridge DC-DC converter: analysis, design considerations, and experimental results at 1.5 kW, 100 kHz, IEEE Trans. Power Electron., vol. 6, pp. 408418, July 1991. [3] R. Redl and L. Balogh, Soft-switching full-bridge dc/dc converting, U.S. Patent 5 198 969, Mar. 30, 1993. [4] I. Barbi, R. Gules, R. Redl, and N. O. Sokal, Dc/Dc converter for high input voltage: four switches with peak voltage of Vin/2, capacitive turn-off snubbing and zero-voltage turn-on, in Proc. IEEE Power Electronics Specialists Conf. (PESC), 1998, pp. 17. [5] T. F. Wu and J. C. Hung, A PDM controlled series resonant multi-level converter applied for x-ray generators, in Proc. IEEE Power Electronics Specialsists Conf. (PESC), 1999. [6] E. S. Kim, Y. B. Byun, Y. H. Kim, and Y. G. Hong, A three level ZVZCS phase-shifted Dc/Dc converter using a tapped inductor and a snubber capacitor, in Proc. IEEE Applied Power Electronics Conf. (APEC), 2001. [7] E. S. Kim, Y. B. Byun, T. G. Koo, K. Y. Joe, and Y. H. Kim, An improved three level ZVZCS Dc/Dc converter using a tapped inductor and a snubber capacitor, in Proc. Power Conversion Conf. (PCC02), Osaka, Japan, 2002, pp. 115121. [8] F. Canales, P. M. Barbosa, and F. Lee, A zero voltage and zero current switching three-level dc/dc converter, in Proc. IEEE Applied Power Electronics Conf. (APEC), 2000, pp. 314320.

Richard Redl (M86SM86) received the B.S. degree in telecommunications engineering and the Ph.D. degree from the Technical University of Budapest (TUB), Hungary, in 1969 and 1973, respectively. He taught electronic circuits, conducted research in switching-mode power conversion and power amplification, and managed a variety of power-supply projects for industrial and space applications at TUB, from 1969 until 1984. From 1984 to 1989, he was a Consultant in the United States. Since 1990, he has been the Director of ELFI S.A. (an electronics consulting company in Switzerland), specializing in power supplies and other power-conversion equipment, electronic ballasts, and integrated circuits for power management. He holds three Hungarian and 14 U.S. patents with three more patents pending. He has written over 90 technical papers, and is co-author of a book on dynamic analysis of power converters. He was a Reviewer for the International Journal of Electronics. Dr. Redl is a member of the Program Committees of APEC, PESC, and EPE, a Reviewer for the IEEE TRANSACTIONS ON POWER ELECTRONICS, IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, and also IEEE Spectrum. He is an Associate Editor of the IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS.

Ivo Barbi (M78SM90) was born in Gaspar, Santa Catarina, Brazil, in 1949. He received the B.S. and M.S. degrees in electrical engineering from the Federal University of Santa Catarina, Florianopolis, in 1973 and 1976, respectively, and the Dr.Ing. degree from the Institut National Polytechnique de Toulouse, France, in 1979. He founded the Brazilian Power Electronics Society, the Power Electronics Institute of the Federal University of Santa Catarina, and created the Brazilian Power Electronics Conference. Currently, he is a Professor with the Power Electronics Institute, Federal University of Santa Catarina. Dr. Barbi has been an Associate Editor in the Power Converters Area of the IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS since 1992.

Roger Gules was born in Bento Gonalves, RS, Brazil, in 1971. He received the B.S. degree from the Federal University of Santa Maria, Brazil, in 1998, and the M.S. and Ph.D. degrees from the Federal University of Santa Catarina, Brazil, in 2001. Since 2001, he has been with the Universidade do Vale do Rio dos Sinos-UNISINOS, Brazil, where he is currently a Professor. His research interests include power switching converters, power-factor-correction techniques, and soft-switching techniques.

Nathan O. Sokal (S50A51M56SM56F89 LF94) received the B.S. and M.S. degrees in electrical engineering from the Massachusetts Institute of Technology (MIT), Cambridge, in 1950. From 1950 to 1965, he held engineering and supervisory positions with Holmes and Narver, Inc., MIT Lincoln Laboratory, Mack Electronics Division of Mack Trucks, Inc., Di/An Controls, Inc., and Sylvania Electronic Systems Division. He was involved with design, manufacturing, and field installation and operation of a wide variety of analog and digital equipment for instrumentation, control, communications, computation, and signal and data processing. In 1965, he founded Design Automation, Inc. (an electronics consulting company doing product design, design review, and technology development for equipment manufacturers and government agencies, and technical consulting on legal matters for attorneys). Much of that work has been in high-efficiency switching-mode power conversion and power amplification, at frequencies from dc to 2.5 GHz. He is a Technical Adviser on RF power amplification and dc power conversion to the American Radio Relay League. He was a Reviewer for the TRANSACTIONS ON THE SOUTH AFRICAN INSTITUTE OF ELECTRICAL ENGINEERS and the European Power Electronics Journal. Mr. Sokal is a member of Eta Kappa Nu and Sigma Xi. He reviews technical papers submitted for such publications as the IEEE JOURNAL OF SOLID-STATE CIRCUITS, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, IEEE TRANSACTIONS ON ELECTRON DEVICES, IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, IEEE TRANSACTIONS ON POWER ELECTRONICS, IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, and IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, and such conferences as the Power Electronics Specialists Conference, the International Symposium on Circuits and Systems, the Applied Power Electronics Conference, the International Conference on Power Electronics, Drives, and Energy Systems for Industrial Growth, and Design Automation Conference, and the EPE Conference.

You might also like