Cs5330a 31a
Cs5330a 31a
Cs5330a 31a
Voltage Reference 1
Serial Output Interface SDATA
8
AINL LP Filter
High
Digital Decimation
Pass
S/H Filter
Filter
Comparator
DAC
High
5 Digital Decimation Pass
AINR LP Filter Filter Filter
S/H
6 Comparator
AGND
DAC
VA+
LIST OF FIGURES
Figure 1. Typical Connection Diagram......................................................................................... 8
Figure 2. Data Output Timing-CS5330A .................................................................................... 10
Figure 3. Data Output Timing - CS5331A (I²S Compatible) ....................................................... 10
Figure 4. CS5330A/31A Initialization and Power-Down Sequence............................................ 12
Figure 5. CS5330A/31A Digital Filter Stopband Rejection......................................................... 13
Figure 6. CS5330A/31A Digital Filter Transition Band ............................................................... 13
Figure 7. CS5330A/31A Digital Filter Passband Ripple ............................................................. 13
Figure 8. CS5330A/31A Digital Filter Transition Band ............................................................... 13
LIST OF TABLES
Table 1. Common Clock Frequencies......................................................................................... 9
2 DS138F6
CS5330A/31A
1. PIN DESCRIPTIONS
DS138F6 3
CS5330A/31A
2. CHARACTERISTICS AND SPECIFICATIONS
(All Min/Max characteristics and specifications are guaranteed over the Specified Operating Conditions. Typical
performance characteristics and specifications are derived from measurements taken at nominal supply voltages
and TA = 25C.)
Notes:
1. Operation at or beyond these limits may result in permanent damage to the device. Normal operation
is not guaranteed at these extremes.
2. Any pin except supplies. Transient current of up to +/- 100 mA on the analog input pins will not cause
SCR latch-up.
3. The maximum over/under voltage is limited by the input current.
4 DS138F6
CS5330A/31A
ANALOG INPUT CHARACTERISTICS
(-1 dBFS input sine wave, 997 Hz; Measurement Bandwidth is 10 Hz to 20 kHz unless otherwise specified; Logic
0 = 0V, Logic 1 = VD+)
CS5330A-BSZ
CS5330A/31A-KSZ CS5331A-DSZ
Parameter Symbol Min Typ Max Min Typ Max Unit
Dynamic Performance
Dynamic Range A-weighted 88 94 - 86 94 - dB
unweighted 86 92 - 84 92 - dB
Total Harmonic Distortion + Noise
(Note 4) -1 dB - -84 75 - -84 75 dB
THD+N
-20 dB - -72 66 - -72 66 dB
-60 dB - -32 26 - -32 26 dB
Total Harmonic Distortion -1 dB THD - 0.003 0.02 - 0.003 0.2 %
Interchannel Phase Deviation - 0 - - 0 - Degree
Interchannel Isolation (DC to 20 kHz) - 90 - - 90 - dB
DC Accuracy
Interchannel Gain Mismatch - 0.1 - - 0.1 - dB
Gain Error - - ±10 - - ±10 %
Gain Drift - 150 - - 150 - ppm/°C
Offset Error (Note 5) - - 0 - - 0 LSB
Analog Input
Full-scale Input Voltage VIN 3.6 4.0 4.4 3.6 4.0 4.4 Vpp
Input Impedance (Fs = 48 kHz) ZIN - 100 - - 100 - k
Input Bias Voltage 2.2 2.4 2.6 2.2 2.4 2.6 V
Power Supplies
Power Supply Current VA+ IA+ - 30 42 - 30 42 mA
Power down - 100 1000 - 100 1000 µA
Power Dissipation Normal - 150 220 - 150 220 mW
Power down - 0.5 5.25 - 0.5 5.25 mW
Power Supply Rejection Ratio PSRR - 50 - - 50 - dB
* Refer to Parameter Definitions at the end of this data sheet.
DS138F6 5
CS5330A/31A
DIGITAL CHARACTERISTICS
6 DS138F6
CS5330A/31A
SWITCHING CHARACTERISTICS
(Inputs: Logic 0 = 0V, Logic 1 = VA+; CL = 20 pF) Switching characteristics are guaranteed by characterization.
Parameter Symbol Min Typ Max Unit
Output Sample Rate Fs 2 - 50 kHz
t
MCLK Period MCLK/LRCK = 256 clkw 78 - 1000 ns
t
MCLK Low MCLK/LRCK = 256 clkl 31 - 1000 ns
t
MCLK High MCLK/LRCK = 256 clkh 31 - 1000 ns
t
MCLK Period MCLK/LRCK = 384 clkw 52 - 1000 ns
t
MCLK Low MCLK/LRCK = 384 clkl 20 - 1000 ns
t
MCLK High MCLK/LRCK = 384 clkh 20 - 1000 ns
t
MCLK Period MCLK/LRCK = 512 clkw 39 - 1000 ns
t
MCLK Low MCLK/LRCK = 512 clkl 13 - 1000 ns
t
MCLK High MCLK/LRCK = 512 clkh 13 - 1000 ns
MASTER MODE
tmslr
SCLK falling to LRCK -10 - 10 ns
tsdo
SCLK falling to SDATA valid -10 - 35 ns
SCLK Duty cycle - 50 - %
SLAVE MODE
LRCK duty cycle 25 50 75 %
tclkw
SCLK Period (Note 9) - - ns
tclkl
SCLK Pulse Width Low (Note 10) - - ns
tclkh
SCLK Pulse Width High 20 - - ns
tdss
SCLK falling to SDATA valid - - (Note 11) ns
tlrdss
LRCK edge to MSB valid - - (Note 11) ns
tslr1
SCLK rising to LRCK edge delay 20 - - ns
tslr2
LRCK edge to rising SCLK setup time (Note 11) - - ns
9. 1
64 Fs
10. 1
- 15 ns
128 Fs
11. 1
+ 5 ns
256 Fs
DS138F6 7
CS5330A/31A
t sdo t sdo
SDATA SDATA
SCLK to SDATA LRCK - MASTER mode (CS5330A) SCLK to SDATA LRCK - MASTER mode (CS5331A)
t slr1 t slr2 t sclkl t sclkh t slr1 t slr2 t sclkl t sclkh
SCLK to LRCK & SDATA - SLAVE mode (CS5330A) SCLK to LRCK & SDATA - SLAVE mode (CS5331A)
+5V
Analog
10 μF + 0.1 μF
7
VA+
Audio Data
.47 μF
150 Ω 8 Processor
AINL
**
Analog .01 μF
Input 4 1 kΩ
CS5330A MCLK
Circuits 2 1 kΩ Timing
.47 μF CS5331A SCLK Logic
150 Ω 5 &
3 1 kΩ
AINR LRCK Clock
** 1 1 kΩ
.01 μF SDATA
* 47 kΩ
* Required for Master mode only AGND
6
** Optional if analog input circuits biased
to within ± 5% of CS5330A/CS5331A
nominal input bias voltage
8 DS138F6
CS5330A/31A
3. GENERAL DESCRIPTION
The CS5330A and CS5331A are 18-bit, 2-channel Analog-to-Digital Converters designed for digital audio applica-
tions. Each device uses two one-bit delta-sigma modulators which simultaneously sample the analog input signals
at 128 times the output sample rate (Fs). The resulting serial bit streams are digitally filtered, yielding pairs of 18-bit
values. This technique yields nearly ideal conversion performance independent of input frequency and amplitude.
The converters do not require difficult-to-design or expensive anti-alias filters and do not require external sample-
and-hold amplifiers or a voltage reference.
The CS5330A and CS5331A differ only in the output serial data format. These formats are discussed in the following
sections and shown in Figures 2 and 3.
An on-chip voltage reference provides for a single-ended input signal range of 4.0 Vpp. Output data is available in
serial form, coded as 2’s complement 18-bit numbers. Typical power consumption is 150 mW which can be further
reduced to 0.5 mW using the Power-Down mode.
For more information on delta-sigma modulation, see the references at the end of this data sheet.
The CS5330A and CS5331A can be operated in either Master mode, where SCLK and LRCK are outputs,
or SLAVE mode, where SCLK and LRCK are inputs.
DS138F6 9
CS5330A/31A
3.1.4 Slave Mode
LRCK and SCLK become inputs in SLAVE mode. LRCK must be externally derived from MCLK and be
equal to Fs. The frequency of SCLK should be equal to 64xLRCK, though other frequencies are possible.
MCLK frequencies of 256x, 384x, and 512xFs are supported. The ratio of the applied MCLK to LRCK is
automatically detected during power-up and internal dividers are set to generate the appropriate internal
clocks.
3.1.5 CS5330A
The CS5330A data output format is shown in Figure 2. Notice that the MSB is clocked by the transition of
LRCK and the remaining seventeen data bits are clocked by the falling edge of SCLK. The data bits are
valid during the rising edge of SCLK.
3.1.6 CS5331A
The CS5331A data output format is shown in Figure 3. Notice the one SCLK period delay between the
LRCK transitions and the MSB of the data. The falling edges of SCLK cause the ADC to output the eigh-
teen data bits. The data bits are valid during the rising edge of SCLK. LRCK is also inverted compared to
the CS5330A interface. The CS5331A interface is compatible with I2S.
LRCK
0 1 2 17 18 19 20 21 22 30 31 0 1 2 17 18 19 20 21 22 23 31 0 1
SCLK
SDATA 17 16 1 0 17 16 1 0
LRCK
0 1 2 3 18 19 20 21 22 30 31 0 1 2 3 18 19 20 21 22 23 31 0 1
SCLK
SDATA 17 16 1 0 17 16 1 0
10 DS138F6
CS5330A/31A
3.1.7 Analog Connections
Figure 1 shows the analog input connections. The analog inputs are presented to the modulators via the
AINR and AINL pins. Each analog input will accept a maximum of 4 Vpp centered at +2.4 V.
The CS5330A/31A samples the analog inputs at 128 Fs, 6.144 MHz for a 48 kHz sample-rate. The dig-
ital filter rejects all noise above 29 kHz except for frequencies right around 6.144 MHz 21.7 kHz (and
multiples of 6.144 MHz). Most audio signals do not have significant energy at 6.144 MHz. Nevertheless,
a 150 resistor in series with each analog input and a 10 nF capacitor across the inputs will attenuate
any noise energy at 6.144 MHz, in addition to providing the optimum source impedance for the modula-
tors. The use of capacitors which have a large voltage coefficient must be avoided since these will de-
grade signal linearity. It is also important that the self-resonant frequency of the capacitor be well above
the modulator sampling frequency. General purpose ceramics and film capacitors do not meet these re-
quirements. However, NPO and COG capacitors are acceptable. If active circuitry precedes the ADC, it
is recommended that the above RC filter is placed between the active circuitry and the AINR and AINL
pins. The above example frequencies scale linearly with Fs.
The characteristics of this first-order high pass filter are outlined in the “Digital Filter Characteristics” on
page 6
In master mode, SCLK and LRCK are outputs where the MCLK/LRCK frequency ratio is 256x. LRCK will
appear as an output 127 MCLK cycles into the initialization sequence. At this time, power is applied to the
internal voltage reference and the analog inputs will move to approximately 2.4 Volts. SDATA is static low
during the initialization and high pass filter settling sequence, which requires 11,265 LRCK cycles (235
ms at a 48 kHz output sample rate).
In slave mode, SCLK and LRCK are inputs where the MCLK/LRCK frequency ratio must be either 256x,
384x,or 512x. Once the MCLK and LRCK are detected, MCLK occurrences are counted over one LRCK
period to determine the MCLK/LRCK frequency ratio. At this time, power is applied to the internal voltage
reference and the analog inputs will move to approximately 2.4 Volts. SDATA is static high during the ini-
tialization and high pass filter settling sequence, which requires 11,265 LRCK cycles (235 ms at a 48 kHz
sample rate).
DS138F6 11
CS5330A/31A
The CS5330A and CS5331A have a Power-Down mode wherein typical consumption drops to 0.5 mW.
This is initiated when a loss of clock is detected on either the LRCK or MCLK pins in Slave Mode, or the
MCLK pin in Master Mode. The initialization sequence will begin when MCLK (and LRCK for slave mode)
are restored. In slave mode power-down, the CS5330A and CS5331A will adapt to changes in
MCLK/LRCK frequency ratio during the initialization sequence. It is recommended that clocks not be ap-
plied to the device prior to power supply settling. A reset circuit may be implemented by gating the MCLK
signal.
12 DS138F6
CS5330A/31A
3.1.11 Digital Filter
Figures 5 through 8 show the attenuation characteristics of the digital filter included in the ADC. The filter
response scales linearly with sample rate. The x-axis has been normalized to Fs and can be scaled by
multiplying the x-axis by the system sample rate, i.e. 48 kHz.
0 2
-10
-20 0
-30
-40 -2
Magnitude (dB)
-50
-60 -4
-70
-6
-80
-90
-8
-100
-110
-10
-120
0.0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 .46 .47 .48 .49 .50 .51 .52 .53 .54
Figure 5. CS5330A/31A Digital Filter Stopband Rejection Figure 6. CS5330A/31A Digital Filter Transition Band
0.05 0.0
0.04 -10.0
0.03 -20.0
0.02 -30.0
0.01 -40.0
0.00 -50.0
-0.01 -60.0
-0.02 -70.0
-0.03 -80.0
-0.04 -90.0
-0.05 -100.0
0 0.1 0.2 0.3 0.4 0.5 0.40 0.45 0.50 0.60 0.65 0.70
Normalized Input Frequency Normalized Input Frequency
Figure 7. CS5330A/31A Digital Filter Passband Ripple Figure 8. CS5330A/31A Digital Filter Transition Band
DS138F6 13
CS5330A/31A
4. PARAMETER DEFINITIONS
Resolution
The total number of possible output codes is equal to 2 N, where N = the number of bits in the output word
for each channel.
Dynamic Range
The ratio of the full-scale rms value of the signal to the rms sum of all other spectral components over the
specified bandwidth. Dynamic range is a signal-to-noise measurement over the specified bandwidth made
with a -60 dBFS signal. 60 dB is then added to the resulting measurement to refer the measurement to full
scale. This technique ensures that the distortion components are below the noise level and do not effect the
measurement. This measurement technique has been accepted by the Audio Engineering Society, AES17-
1991, and the Electronic Industries Association of Japan, EIAJ CP-307.
The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified
bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels. Measured
at -1 and -20 dBFS as suggested in AES17-1991 Annex A.
The ratio of the rms sum of all harmonics up to 20 kHz to the rms value of the signal.
The phase difference between the left and right channel sampling times.
Interchannel Isolation
A measure of crosstalk between the left and right channels. Measured for each channel at the converter’s
output with the input under test AC grounded and a full-scale signal applied to the other channel. Units in
decibels.
The gain difference between left and right channels. Units in decibels.
Gain Error
The deviation of the measured full-scale amplitude from the ideal full-scale amplitude value.
Gain Drift
The deviation of the mid-scale transition (111...111 to 000...000) from the ideal. Units in LSBs.
14 DS138F6
CS5330A/31A
5. REFERENCES
1. Area Efficient Decimation Filter for an 18-Bit Delta- Sigma ADC, by K. Lin and J. J. Paulos. Paper presented
at the 98th Convention of the Audio Engineering Society, February 1995.
2. An 18-Bit, 8-Pin Stereo Digital-to-Analog Converter, by J. J. Paulos, A. W. Krone, G. D. Kamath and S. T.
Dupuie. Paper presented at the 97th Convention of the Audio Engineering Society, November 1994.
3. An 18-Bit Dual-Channel Oversampling Delta-Sigma A/D Converter, with 19-Bit Mono Application Example,
by Clif Sanchez. Paper presented at the 87th Convention of the Audio Engineering Society, October 1989.
4. The Effects of Sampling Clock Jitter on Nyquist Sampling Analog-to-Digital Converters, and on Oversam-
pling Delta Sigma ADC’s, by Steven Harris. Paper presented at the 87th Convention of the Audio Engineer-
ing Society, October 1989.
5. A Stereo 16-bit Delta-Sigma A/D Converter for Digital Audio, by D. R. Welland, B. P. Del Signore, E. J.
Swanson, T. Tanaka, K. Hamashita, S. Hara, K. Takasuka. Paper presented at the 85th Convention of the
Audio Engineering Society, November 1988.
6. PACKAGE DESCRIPTIONS
8-Pin
SOIC
B
E
D F G
C
H
I
J
Millimeters Inches
DIM MIN MAX MIN MAX
A 5.15 5.35 0.203 0.210
B 1.27 TYP 0.050 TYP
C 0 0.25 0 0.010
D 1.77 1.88 0.070 0.074
E 0.33 0.51 0.013 0.020
F .15 0.25 0.006 0.010
G 0° 8° 0° 8°
H 5.18 5.4 0.204 0.213
I 0.48 0.76 0.019 0.030
J 7.67 8.1 0.302 0.319
DS138F6 15
CS5330A/31A
7. ORDERING INFORMATION
Product Description Package Pb-Free Grade Temp Range Container Order #
8-pin, Stereo A/D Con- Bulk CS5330A-KSZ
CS5330A 8-SOIC YES Commercial -10° to +70° C
verter for Digital Audio Tape & Reel CS5330A-KSZR
8-pin, Stereo A/D Con- Bulk CS5331A-KSZ
CS5331A 8-SOIC YES Commercial -10° to +70° C
verter for Digital Audio Tape & Reel CS5331A-KSZR
8-pin, Stereo A/D Con- Bulk CS5330A-BSZ
CS5330A 8-SOIC YES Automotive -40° to +85° C
verter for Digital Audio Tape & Reel CS5330A-BSZR
8-pin, Stereo A/D Con- Bulk CS5331A-DSZ
CS5331A 8-SOIC YES Automotive -40° to +85° C
verter for Digital Audio Tape & Reel CS5331A-DSZR
8. REVISION HISTORY
Release Changes
F5 Updated Ordering Information
F6 • Removed CS5330A-KS, CS5330A-KSR, CS5331A-KS, CS5331A-KSR, and CS5330A-BS, and CS5330A-BSR
from the ordering information table in Section 7 as well as corresponding data in Section 2, “Characteristics and
Specifications.”
• Added entry for BSZ and BSZR automotive products to Ordering Information.
• Added CS5330A-BSZ to heading of Analog Input Characteristics table in Section 2.
16 DS138F6