Berry DG15 Discrete/UMA Schematics Document Arrandale
Berry DG15 Discrete/UMA Schematics Document Arrandale
Berry DG15 Discrete/UMA Schematics Document Arrandale
D D
2009-10-12
REV : X00
B
DY :None Installed B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
1.Madison-LP; 1GB
(64Mx16b*8)
##OnMainBoard
Berry Block Diagram INPUTS
CPU DC/DC
ISL62883
OUTPUTS
47
2.Park-XT;512MB
(64Mx16b*4)
(1 and 2 co-lay)
(Discrete/UMA co-lay) +PWR_SRC
SYSTEM DC/DC
+VCC_CORE 39,
VRAM TPS51218 49
1GB/512MB
Project code : 91.4HH01.001 INPUTS OUTPUTS
4
D
85,86,87,88
PCB P/N : 48.4HH01.0SA +PWR_SRC +1.05V_VTT
D
4
I/O Board
Connector
SATAx1 / USB2.0x1
INPUTS OUTPUTS
LVDS(Dual Channel) ESATA/USB
LCD PCIE x 3 +PWR_SRC +VGA_CORE
54
PCH HM57 Combo
RGB CRT TI CHARGER 5
BQ24745 45
PCIE x 1,USB x 1 Mini-Card
14 USB 2.0/1.1 ports SATA x 1 INPUTS OUTPUTS
CRT SIM
ETHERNET (10/100/1000Mb) WWAN +DC_IN +PWR_SRC
+PBATT
CRT Board High Definition Audio 26
Left Side: 77 SATA ports (6) USB 2.0 x 4 SYSTEM DC/DC
USB 2.0 x 1 51 4
USB x 2 PCIE ports (8)
Right Side: APL5930
76 USB x 1
INPUTS OUTPUTS
Bluetooth USB2.0 x 4 LPC I/F
73 +3.3V_ALW +1.8V_RUN
ACPI 1.1 +1.8V_RUN_VGA
B B
Switches
INPUTS OUTPUTS
SPI
Title
Thermal Block Diagram
http://shop61654488.taobao.com
Flash ROM Touch Int. Main:G7922 Fan Size Document Number Rev
256kB 62 PAD KB Sec.EMC2102 58 A3
68 68 2539 Berry X00
Date: W ednesday, October 14, 2009 Sheet 2 of 92
5 4 3 2 1
5 4 3 2 1
+1.0V_RUN_VGA APL5930KAI
RT8208B +VGA_CORE For Discrete
D D
+PWR_SRC TPS51116
Adapter
For UMA
AO4468
Battery +PBATT
RT8205B +1.5V_RUN
For Discrete
C +1.5V_RUN_CPU C
+3.3V_RTC_LDO
+3.3V_ALW
+15V_ALW +5V_ALW2 +5V_ALW
RT9198-33PBG
APL5930KAI SI3456BD RTS5138 RTL8103T
B B
+3.3V_CRT_LDO
For Discrete
Power Shape
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
PCH SMBus Block Diagram +3.3V_ALW +3.3V_RUN KBC SMBus Block Diagram
‧ ‧ +5V_RUN
+3.3V_RUN ‧
SRN2K2J-1-GP
‧ SRN2K2J-1-GP
DIMM 1
‧ ‧
SRN10KJ-5-GP
‧ ‧
SMBCLK PCH_SMB_CLK PCH_SMBCLK
TouchPad Conn.
‧
SCL
1 SMBDATA PCH_SMB_DATA PCH_SMBDATA 1
‧
SDA PSDAT1 TPDATA TPDATA TPDATA
+3.3V_ALW
PSCLK1 TPCLK TPCLK TPCLK
SMBus Address:A0
‧ 2N7002SPT
+KBC_PWR
‧
SRN2K2J-8-GP
SML1CLK KBC_SCL1
SRN4K7J-8-GP
To KBC DIMM 2
‧
SML1DATA KBC_SDA1
2N7002DW-1-GP
Battery Conn.
‧
PCH_SMBCLK
+3.3V_ALW SCL SRN100J-3-GP
‧
SML0CLK SML0_CLK PCH_SMBDATA SCL1 BAT_SCL PBAT_SMBCLK1 CLK_SMB
SDA
SML0DATA SML0_DATA SDA1 BAT_SDA PBAT_SMBDAT1 DAT_SMB SMBus address:16
SMBus Address:A4
SRN2K2J-1-GP
+3.3V_RUN Clock BQ24745
‧ XDP ‧ Generator KBC SCL
‧
PCH_SMBCLK
SCLK SDA SMBus address:12
PCH SRN2K2J-1-GP
PCH_SMBDATA
SDATA NPCE781BA0DX
UMA SMBus address:D2 +3.3V_RUN
2
SDVO_CTRLCLK PCH_HDMI_CLK Level PCH_HDMI_CLK
Minicard
‧ 2
SDVO_CTRLDATA PCH_HDMI_DATA
Shift PCH_HDMI_DATA
+3.3V_RUN
UMA
‧ WLAN ‧ SRN4K7J-8-GP
‧
PCH_SMBCLK
+3.3V_RUN
SMB_CLK
Thermal
‧
PCH_SMBDATA
SMB_DATA
‧ ‧
THERM_SCL
THERM_SDA
SCL
SDA
SMBus address:7A
L_DDC_CLK LDDC_CLK_PCH
PCH_SMBDATA
SMB_DATA
L_DDC_DATA LDDC_DATA_PCH
UMA
+3.3V_RUN_VGA
CRT_DDC_CLK PCH_CRT_DDCCLK
CRT_DDC_DATA PCH_CRT_DDCDATA
‧
SRN2K2J-1-GP
DIS
3 DDC1CLK 3
DDC2CLK VGA_CRT_DDCCLK
DDC2DATA VGA_CRT_DDCDATA
VGA ‧ ‧
+3.3V_RUN
SRN0J-6-GP
UMA SRN2K2J-1-GP
UMA
‧ SRN2K2J-1-GP
CRT_DDCCLK_CON
CRT_DDCDATA_CON
CRT CONN
+3.3V_RUN_VGA +5V_RUN
UMA
‧ ‧ 2N7002DW-1-GP
+5V_RUN SRN2K2J-1-GP
SRN2K2J-1-GP
4 4
DIS
IFPC_AUX_I2CW_SCL GPU_HDMI_CLK
TSCBTD3305CPWR
IFPC_AUX_I2C_SDA# GPU_HDMI_DATA
HDMI CONN <Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
SPKR_PORT_D_L-
SPKR_PORT_D_R+ SPEAKER
Codec
DP1 EMC2102_DP1
92HD79B1
SC470P50V3JN-2GP
MMBT3904-3-GP HP1_PORT_B_L HP
HP1_PORT_B_R
2
DN1 EMC2102_DN1
OUT 2
G7922R61U
DP2 THRMDA
VGA_THERMDA
VGA HP0_PORT_A_L MIC
DN2 THRMDC HP0_PORT_A_R
VGA_THERMDC VREFOUT_A_OR_F IN
Place near GPU(DISCRETE only).
MMBT3904-3-GP
3 3
DMIC_CLK/GPIO1
System Sensor(UMA only) DMIC0/GPIO2
DP3 EMC2102_DP3
MMBT3904-3-GP
SC470P50V3JN-2GP
DN3 EMC2102_DN3
PORTC_L
Put under CPU(T8 HW shutdown) Analog
PORTC_R
VREFOUT_C MIC
4 4
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
A B C D
Size
Custom
Date:
Thermal/Audio Block Diagram
Document Number
Berry
Wednesday, October 14, 2009 Sheet
E
5 of
Rev
92
X00
A B C D E
http://shop61654488.taobao.com
12 RESERVED Title
13 CAMERA
Size Document Number
Table of Content Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 6 of 92
5 4 3 2 1
SSID = CLOCK
+3.3V_RUN
+3.3V_RUN_SL585 +1.05V_VTT
D R701 D
+1.05V_RUN_SL585_IO
R702
1 2
1 2
C702 0R3J-0-U-GP
1
0R3J-0-U-GP
1
C708 C709 C710 C711
DY
1
1
SC1U10V2KX-1GP
SC10U10V5ZY-1GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
2
2
SC10U10V5ZY-1GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SC1U10V2KX-1GP
2
2
+3.3V_RUN_SL585 +1.05V_RUN_SL585_IO
+3.3V_RUN
R703
1 2 CPU_STOP#
C 2K2R2J-2-GP C
24
17
29
15
18
1
5
U701
VDD_27
VDD_SRC_IO
VDD_CPU_IO
VDD_CPU
VDD_SRC
VDD_REF
VDD_DOT
4 6 CLK_VGA_27M_NSS_R 4 DIS 1 RN701 CLK_VGA_27M_NSS
CLK_DREF# DOT_96# 27MHZ CLK_VGA_27M_SS_R
3 DOT_96 27MHZ_SS 7 3 2 SRN33J-5-GP-U CLK_VGA_27M_SS
SRN0J-6-GP CLK_DREF
1
CLKIN_DMI# 2 3 CLKIN_DMI#_C 14
CLKIN_DMI_C SRC_2# CPU_STOP# EC701 EC702
CLKIN_DMI 1 4
SRN0J-6-GP
13 SRC_2 CPU_STOP# 16
25 CK_PW RGD R704 DY SC4D7P50V2CN-1GP DY SC4D7P50V2CN-1GP
2
RN702 CKPWRGD/PD#
CLK_PCIE_SATA# 2 3 CLK_PCIE_SATA#_C 11 SRC_1/SATA# REF_0/CPU_SEL 30 FSC 2 1 CLK_PCH_14M
CLK_PCIE_SATA 1 4 CLK_PCIE_SATA_C 10 SRC_1/SATA
33R2J-2-GP
1
RN703 CLK_XTAL_IN
CLK_CPU_BCLK#
CLK_CPU_BCLK
22
23
CPU_0# XTAL_IN 28
27 CLK_XTAL_OUT DY EC703
CPU_0 XTAL_OUT
2
19 31 SC4D7P50V2CN-1GP
CPU_1# SDA
20 CPU_1 SCL 32
VSS_SATA
VSS_CPU
VSS_SRC
VSS_DOT
VSS_REF
VSS_27
PCH_SMBDATA +3.3V_RUN_SL585
GND
PCH_SMBCLK
2
B SLG8SP585VTR-GP B
33
26
21
12
R705
10KR2J-3-GP
1
CK_PW RGD
+1.05V_VTT
FSC 0 1
D
2
. Q701
133MHz X701 R706 2N7002E-1-GP
SPEED 100MHz CLK_XTAL_IN 1 2 CLK_XTAL_OUT
DY 4K7R2J-2-GP .
.
(Default) . .
X-14D31818M-37GP
1
1
82.30005.901
S
C712 C713
SC12P50V2JN-3GP SC12P50V2JN-3GP FSC
2
VR_CLKEN#
2
R707
10KR2J-3-GP
1
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Clock Generator SLG8SP585
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 7 of 92
5 4 3 2 1
5 4 3 2 1
SSID = CPU
D D
CPU1A 1 OF 9
PEG_ICOMPI B26 PEG_IRCOMP_R R801 1 2 49D9R2F-GP
A26 R802 1 2 750R2F-GP
PEG_ICOMPO
DMI_PTX_CRXN0 A24 DMI_RX#0 PEG_RCOMPO B27
DMI_PTX_CRXN1 C23 A25 EXP_RBIAS
DMI_RX#1 PEG_RBIAS PEG_RXN[0..15]
DMI_PTX_CRXN2 B22 DMI_RX#2 PEG_RXN[0..15]
A21 K35 PEG_RXN15
CLARKSFIELD
DMI_PTX_CRXN3 DMI_RX#3 PEG_RX#0
J34 PEG_RXN14
PEG_RX#1 PEG_RXN13
DMI_PTX_CRXP0 B24 DMI_RX0 PEG_RX#2 J33
DMI_PTX_CRXP1 D23 G35 PEG_RXN12
DMI_RX1 PEG_RX#3
DMI
DMI_PTX_CRXP2 B23 G32 PEG_RXN11
DMI_RX2 PEG_RX#4 PEG_RXN10
DMI_PTX_CRXP3 A22 DMI_RX3 PEG_RX#5 F34
F31 PEG_RXN9
PEG_RX#6 PEG_RXN8
DMI_CTX_PRXN0 D24 DMI_TX#0 PEG_RX#7 D35
DMI_CTX_PRXN1 G24 E33 PEG_RXN7
DMI_TX#1 PEG_RX#8 PEG_RXN6
DMI_CTX_PRXN2 F23 DMI_TX#2 PEG_RX#9 C33
DMI_CTX_PRXN3 H23 D32 PEG_RXN5
DMI_TX#3 PEG_RX#10 PEG_RXN4
PEG_RX#11 B32
DMI_CTX_PRXP0 D25 C31 PEG_RXN3
DMI_TX0 PEG_RX#12 PEG_RXN2
DMI_CTX_PRXP1 F24 DMI_TX1 PEG_RX#13 B28
DMI_CTX_PRXP2 E23 B30 PEG_RXN1
DMI_TX2 PEG_RX#14 PEG_RXN0
DMI_CTX_PRXP3 G23 DMI_TX3 PEG_RX#15 A31
PEG_RXP[0..15]
PEG_RXP[0..15]
J35 PEG_RXP15
PEG_RX0 PEG_RXP14
PEG_RX1 H34
C FDI_TXN0 E22
PEG_RX2 H33
F35
PEG_RXP13
PEG_RXP12 C
FDI_TX#0 PEG_RX3 PEG_RXP11
FDI_TXN1 D21 FDI_TX#1 PEG_RX4 G33
FDI_TXN2 D19 E34 PEG_RXP10
FDI_TX#2 PEG_RX5 PEG_RXP9
FDI_TXN3 D18 FDI_TX#3 PEG_RX6 F32
FDI_TXN4 G21 D34 PEG_RXP8
FDI_TX#4 PEG_RX7 PEG_RXP7
FDI_TXN5 E19 FDI_TX#5 PEG_RX8 F33
FDI_TXN6 F21 B33 PEG_RXP6
FDI_TX#6 PEG_RX9
Intel(R) FDI
FDI_TXN7 G18 D31 PEG_RXP5
FDI_TX#7 PEG_RX10 PEG_RXP4
PEG_RX11 A32
8
7
6
5
CLARKU1NF
62.10055.341
SEC. 62.10053.561
A <Core Design>
A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
CPU (PCIE/DMI/FDI)
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 8 of 92
5 4 3 2 1
Processor Compensation Signals
SSID = CPU
+1.05V_VTT S3_RST_GATE#
CPU1B 2 OF 9
Processor Pullups H_COMP3 RN901
1 2 AT23 COMP3
R902 20R2F-GP A16 BCLK_CPU_C_P 1 4 BCLK_CPU_P
BCLK
MISC
R901 1 2 49D9R2F-GP H_CATERR# 1 2 H_COMP2 AT24 B16 BCLK_CPU_C_N 2 3 BCLK_CPU_N
R903 20R2F-GP COMP2 BCLK# +1.5V_SUS
H_COMP1 BCLK_ITP_P SRN0J-6-GP
CLOCKS
1 2 G16 COMP1 BCLK_ITP AR30
R907 1 2 68R2-GP H_PROCHOT# R904 49D9R2F-GP AT30 BCLK_ITP_N
CLARKSFIELD
BCLK_ITP#
1
1 2 H_COMP0 AT26 RN902
R905 49D9R2F-GP COMP0 CLK_EXP_C_P 1 R908
PEG_CLK E16 4 CLK_EXP_P
R906 1 2 68R2-GP H_CPURST# CLK_EXP_C_N 2 Q901 1KR2J-1-GP
D DY TPAD14-GP TP901 1 SKTOCC#_R AH24
PEG_CLK# D16 3 CLK_EXP_N
BSS138-7F-GP D
G
SKTOCC# SRN0J-6-GP
A18
2
DPLL_REF_SSCLK
DPLL_REF_SSCLK# A17
H_CATERR# AK14 S D DDR3_DRAMRST#
CATERR#
THERMAL
PM_EXTTS#0_C
F6 SM_DRAMRST#
SM_DRAMRST# RN903 +1.05V_VTT
H_PECI AT15 PECI
AL1 SM_RCOMP_0 4 1
SM_RCOMP0 SM_RCOMP_1
SM_RCOMP1 AM1 3 2 1 2
AN1 SM_RCOMP_2 R909 0R2J-2-GP
SM_RCOMP2 SRN10KJ-5-GP
H_PROCHOT# AN26 PROCHOT#
AN15 PM_EXTTS#0_C 1 4 PM_EXTTS#0
PM_EXT_TS#0 PM_EXTTS#1_C
PM_EXT_TS#1 AP15 2 3 PM_EXTTS#1
RN904
DDR3
MISC
H_THERMTRIP# AK15 THERMTRIP# SRN0J-6-GP
XDP_PRDY#
DDR3 Compensation Signals
PRDY# AT28
AP27 XDP_PREQ# SM_RCOMP_0 R913 1 2 100R2F-L1-GP-U
PREQ#
AN28 XDP_TCLK SM_RCOMP_1 R914 1 2 24D9R2F-L-GP
H_CPURST# TCK XDP_TMS
AP26 RESET_OBS# TMS AP28
PWR MANAGEMENT
AT27 XDP_TRST# SM_RCOMP_2 R916 1 2 130R2F-1-GP
TRST#
1
H_VTTPW RGD AM15 AJ25 XDP_OBS4
VTTPWRGOOD BPM#4 XDP_OBS5 R915 XDP_TCLK
BPM#5 AH22
XDP_OBS6 1KR2J-1-GP R923
1
DY 2
51R2J-2-GP
H_PW RGD_XDP AM26
BPM#6 AK23
AH23 XDP_OBS7 DY
TAPPWRGOOD BPM#7
2
PLT_RST#_R
For EMI PLT_RST# 1 2 AL14 RSTIN# SM_DRAMRST#
1
R917
XDP_RST#_R 1K54R2F-GP R918
VCCPW RGOOD 750R2F-GP CLARKU1NF
1
VDDPW RGOOD_R +3.3V_RUN
H_VTTPW RGD R921
2
PLT_RST#_R
XDP_DBRESET# DY 100KR2J-1-GP
2
2
DY DY DY DY DY DY 1 5
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
A VCC
1.5CPU_1.05VTT_PW RGD 2
1
B VTT_PW RGD_C
3 GND Y 4
1
B NL17SZ08DFT2G-GP DY R927 B
XDP_TDI_R XDP_TDI
XDP1
1K54R2F-GP 1
R928 DY 2
0R2J-2-GP
NP1 XDP_TRST#
2
VDDPW RGOOD_R XDP_TDO_M XDP_TDO
+1.5V_SUS +1.5V_RUN_CPU 1
61
2
1
R929 DY 2
0R2J-2-GP
1
62
XDP_PREQ# R930 R931
3 4
For S3 Reduction
1
51R2J-2-GP
2
2
XDP_OBS1 XDP_TDI_M
11
13
12
14
1
R933 DY 2
0R2J-2-GP
2
XDP_OBS2 15 16
VDDPW RGOOD_R XDP_OBS3 17 18 XDP_TDO_R 1 2
19 20 R934 0R2J-2-GP
1
21 22
R926 23 24 Scan Chain Stuff --> R928, R931, R934 JTAG MAPPING
3KR2F-GP 25 26 +1.05V_VTT
XDP_OBS4 (Default) No Stuff --> R929, R933
XDP_OBS5
27
29
DY 28
30 CPU Only Stuff --> R928, R929
2
31 32
No Stuff --> R931, R934, R933
1
XDP_OBS6 33 34 C901
+1.05V_VTT XDP_OBS7 SCD1U16V2KX-3GP
35 36
DY GMCH Only Stuff --> R933, R934
1
37 38
2
H_PW RGD H_CPUPW RGD_XDP BCLK_ITP_P R936 No Stuff --> R928, R929, R931
1
R935 1 DY 2
2 1KR2J-1-GP PM_PW RBTN#_XDP
39 40
BCLK_ITP_N 51R2J-2-GP
PM_PW RBTN#_R R937 DY 0R2J-2-GP
41
43
42
44
H_PW RGD_XDP PCIE_CLK_XDP_P XDP_RST#_R 2H_CPURST#
A R938
1
DY 2
0R2J-2-GP
45
47
46
48 R939
1
DY 1KR2J-1-GP
2
XDP_DBRESET#
<Core Design>
A
49 50
1
C902 XDP_TDO
DY SCD1U16V2KX-3GP
SML0_DATA
SML0_CLK
51
53
52
54 XDP_TRST# Wistron Corporation
55 56 XDP_TDI 21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
2
http://shop61654488.taobao.com
63 Title
64
NP2 XDP_RST#_R 1
DY0R2J-2-GP
2 PLT_RST#
CPU (THERMAL/CLOCK/PM )
R940 Size Document Number Rev
STC-CONN60A-GP-U1
Berry X00
Date: Thursday, October 22, 2009 Sheet 9 of 92
5 4 3 2 1
CPU1C 3 OF 9
SB_CK0 W8 M_CLK_DDR2
M_B_DQ[63..0] W9
M_B_DQ[63..0] M_CLK_DDR#2
CLARKSFIELD
M_B_DQ0 SB_CK#0
SA_CK0 AA6 M_CLK_DDR0 B5 SB_DQ0 SB_CKE0 M3 M_CKE2
AA7 M_CLK_DDR#0 M_B_DQ1 A5
SA_CK#0 SB_DQ1
CLARKSFIELD
M_A_DQ[63..0] P7 M_B_DQ2 C3
M_A_DQ[63..0] SA_CKE0 M_CKE0 SB_DQ2
M_A_DQ0 A10 M_B_DQ3 B3 V7 M_CLK_DDR3
M_A_DQ1 SA_DQ0 M_B_DQ4 SB_DQ3 SB_CK1
D C10 SA_DQ1 E4 SB_DQ4 SB_CK#1 V6 M_CLK_DDR#3 D
M_A_DQ2 C7 M_B_DQ5 A6 M2 M_CKE3
M_A_DQ3 SA_DQ2 M_B_DQ6 SB_DQ5 SB_CKE1
A7 SA_DQ3 SA_CK1 Y6 M_CLK_DDR1 A4 SB_DQ6
M_A_DQ4 B10 Y5 M_CLK_DDR#1 M_B_DQ7 C4
M_A_DQ5 SA_DQ4 SA_CK#1 M_B_DQ8 SB_DQ7
D10 SA_DQ5 SA_CKE1 P6 M_CKE1 D1 SB_DQ8
M_A_DQ6 E10 M_B_DQ9 D2
M_A_DQ7 SA_DQ6 M_B_DQ10 SB_DQ9
A8 SA_DQ7 F2 SB_DQ10 SB_CS#0 AB8 M_CS#2
M_A_DQ8 D8 M_B_DQ11 F1 AD6 M_CS#3
M_A_DQ9 SA_DQ8 M_B_DQ12 SB_DQ11 SB_CS#1
F10 SA_DQ9 SA_CS#0 AE2 M_CS#0 C2 SB_DQ12
M_A_DQ10 E6 AE8 M_CS#1 M_B_DQ13 F5
M_A_DQ11 SA_DQ10 SA_CS#1 M_B_DQ14 SB_DQ13
F7 SA_DQ11 F3 SB_DQ14
M_A_DQ12 E9 M_B_DQ15 G4 AC7 M_ODT2
M_A_DQ13 SA_DQ12 M_B_DQ16 SB_DQ15 SB_ODT0
B7 SA_DQ13 H6 SB_DQ16 SB_ODT1 AD1 M_ODT3
M_A_DQ14 E7 AD8 M_ODT0 M_B_DQ17 G2
M_A_DQ15 SA_DQ14 SA_ODT0 M_B_DQ18 SB_DQ17
C6 SA_DQ15 SA_ODT1 AF9 M_ODT1 J6 SB_DQ18
M_A_DQ16 H10 M_B_DQ19 J3
M_A_DQ17 SA_DQ16 M_B_DQ20 SB_DQ19
G8 SA_DQ17 G1 SB_DQ20
M_A_DQ18 K7 M_B_DQ21 G5 D4 M_B_DM0
M_A_DQ19 SA_DQ18 M_B_DQ22 SB_DQ21 SB_DM0 M_B_DM1
J8 SA_DQ19 J2 SB_DQ22 SB_DM1 E1
M_A_DQ20 G7 M_B_DQ23 J1 H3 M_B_DM2
M_A_DQ21 SA_DQ20 M_B_DQ24 SB_DQ23 SB_DM2 M_B_DM3
G10 SA_DQ21 J5 SB_DQ24 SB_DM3 K1
M_A_DQ22 J7 B9 M_A_DM0 M_B_DQ25 K2 AH1 M_B_DM4
M_A_DQ23 SA_DQ22 SA_DM0 M_A_DM1 M_B_DQ26 SB_DQ25 SB_DM4 M_B_DM5
J10 SA_DQ23 SA_DM1 D7 L3 SB_DQ26 SB_DM5 AL2 M_B_DM[7..0]
M_A_DQ24 L7 H7 M_A_DM2 M_B_DQ27 M1 AR4 M_B_DM6
M_A_DQ25 SA_DQ24 SA_DM2 M_A_DM3 M_B_DQ28 SB_DQ27 SB_DM6 M_B_DM7
M6 SA_DQ25 SA_DM3 M7 K5 SB_DQ28 SB_DM7 AT8 M_B_DQS#[7..0]
M_A_DQ26 M8 AG6 M_A_DM4 M_B_DQ29 K4
M_A_DQ27 SA_DQ26 SA_DM4 M_A_DM5 M_B_DQ30 SB_DQ29
L9 SA_DQ27 SA_DM5 AM7 M_A_DM[7..0] M4 SB_DQ30
M_A_DQ28 L6 AN10 M_A_DM6 M_B_DQ31 N5 M_B_DQS[7..0]
M_A_DQ29 SA_DQ28 SA_DM6 M_A_DM7 M_B_DQ32 SB_DQ31
K8 SA_DQ29 SA_DM7 AN13 M_A_DQS#[7..0] AF3 SB_DQ32
C M_A_DQ30 N8 M_B_DQ33 AG1 M_B_A[15..0]
C
M_A_DQ31 SA_DQ30 M_B_DQ34 SB_DQ33 M_B_DQS#0
P9 SA_DQ31 AJ3 SB_DQ34 SB_DQS#0 D5
M_A_DQ32 AH5 M_A_DQS[7..0] M_B_DQ35 AK1 F4 M_B_DQS#1
M_A_DQ33 SA_DQ32 M_B_DQ36 SB_DQ35 SB_DQS#1 M_B_DQS#2
AF5 SA_DQ33 AG4 SB_DQ36 SB_DQS#2 J4
M_A_DQ34 AK6 C9 M_A_DQS#0 M_A_A[15..0] M_B_DQ37 AG3 L4 M_B_DQS#3
M_A_DQ35 SA_DQ34 SA_DQS#0 M_A_DQS#1 M_B_DQ38 SB_DQ37 SB_DQS#3 M_B_DQS#4
AK7 SA_DQ35 SA_DQS#1 F8 AJ4 SB_DQ38 SB_DQS#4 AH2
M_A_DQ36 AF6 J9 M_A_DQS#2 M_B_DQ39 AH4 AL4 M_B_DQS#5
SA_DQ36 SA_DQS#2 SB_DQ39 SB_DQS#5
DDR SYSTEM MEMORY A
CLARKU1NF
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
CPU (DDR)
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 10 of 92
5 4 3 2 1
5 4 3 2 1
SSID = CPU
CPU1E 5 OF 9
AJ13
RSVD#AJ13
D AJ12 D
RSVD#AJ12
AP25
RSVD#AP25
CLARKSFIELD
AL25 AH25
RSVD#AL25 RSVD#AH25
AL24 AK26
RSVD#AL24 RSVD#AK26
AL22
RSVD#AL22
AJ33 AL26
RSVD#AJ33 RSVD#AL26
AG9 AR2
RSVD#AG9 RSVD_NCTF_37
M27
CFG0 RSVD#M27
L28 AJ26
RSVD#L28 RSVD#AJ26
PCI-Express Configuration Select J17
SA_DIMM_VREF RSVD#AJ27
AJ27
1
H17
R1101 SB_DIMM_VREF
G25
3KR2F-GP RSVD#G25
DY 1:Single PEG G17
RSVD#G17
CFG0 0:Bifurcation enabled E31
RSVD#E31
E30
2
RSVD#E30
AL28
CFG0 RSVD#AL28
AM30 AL29
TPAD14-GP TP1101 CFG1 CFG0 RSVD#AL29
1 AM28 AP30
TPAD14-GP TP1102 CFG2 CFG1 RSVD#AP30
1 AP31 AP32
TPAD14-GP TP1103 CFG3 CFG2 RSVD#AP32
1 AL32 AL27
CFG3 CFG4 CFG3 RSVD#AL27
AL30 AT31
TPAD14-GP TP1104 CFG5 CFG4 RSVD#AT31
CFG3 - PCI-Express Static Lane Reversal 1 AM31
CFG5 RSVD#AT32
AT32
1
RESERVED
TPAD14-GP TP1108 CFG10 CFG9
C 1 AK28 C
2
CFG10
15 -> 0, 14 -> 1, ... TPAD14-GP
TPAD14-GP
TP1109
TP1110
1
1
CFG11
CFG12
AJ28
AN30
CFG11
AR32
TPAD14-GP TP1111 CFG13 CFG12 RSVD#AR32
1 AN32
TPAD14-GP TP1112 CFG14 CFG13
1 AJ32
TPAD14-GP TP1113 CFG15 CFG14
1 AJ29 E15
TPAD14-GP TP1114 CFG16 CFG15 RSVD_TP#E15
1 AJ30 F15
TPAD14-GP TP1115 CFG17 CFG16 RSVD_TP#F15
1 AK30 A2
CFG17 KEY
H16 D15
RSVD_TP_86 RSVD#D15
C15
RSVD#C15
AJ15
RSVD#AJ15
AH15
CFG4 RSVD#AH15
CFG4 - Display Port Presence B19
1
RSVD#B19
A19
R1105 RSVD#A19
3KR2F-GP 1:Disabled; No Physical Display Port
DY CFG4
A20
B20
RSVD#A20
attached to Embedded Display Port RSVD#B20
AA5
2
CFG7 V4
SB_CK2
CFG7(Reserved) - Temporarily used for early V5
1
SB_CK#2
N2
R1106 Clarksfield samples. SB_CKE2
B
3KR2F-GP
J29
RSVD#J29 SB_CS#2
AD5 VSS (AP34) can be left NC is B
SB_CK#3
N3
SB_CKE3
AE5
SB_CS#3
Note: Only temporary for early CFD sample SB_ODT3
AD9
(rPGA/BGA) [For details please refer to the
WW33 MoW and sighting report]. AP34 RSVD_VSS 1 2
VSS
For a common M/B design (for AUB and CFD),
R1107
the pull-down resistor shouble be used. Does 0R2J-2-GP
not impact AUB functionality.
CLARKU1NF
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
5 4 3 2
Size
Date:
CPU (RESERVED)
Document Number
Berry
Wednesday, October 14, 2009
1
Sheet 11 of
Rev
92
X00
5 4 3 2 1
+VCC_CORE
CLARKSFIELD
+1.05V_VTT
PROCESSOR CORE POWER
AG35 AH14
VCC VTT0
AG34 AH12
1
VCC VTT0 C1209 C1210 C1211 C1212 C1203 C1204 C1213 C1214
AG33 AH11
48A VCC VTT0
1
+VCC_CORE
SC10U10V5KX-2GP
SC10U10V5KX-2GP
AG32
VCC VTT0
AH10
DYC1202 DY DY DY DY
SC10U10V5ZY-1GP
SC10U10V5KX-2GP
SC10U10V5ZY-1GP
SC10U6D3V5KX-1GP
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
AG31 J14
2
VCC VTT0
D AG30 J13 D
2
VCC VTT0
AG29 H14
C1201 C1205 C1206 C1207 C1215 C1208 VCC VTT0
AG28 H12
VCC VTT0
1
1
DY DY AG27
VCC VTT0
G14
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
AG26 G13
VCC VTT0
AF35 G12
2
2
VCC VTT0
AF34 G11
VCC VTT0
AF33 F14
VCC VTT0
AF32 F13
VCC VTT0 +1.05V_VTT
AF31 F12
VCC VTT0
AF30 F11
VCC VTT0
AF29
VCC VTT0
E14
C1216 C1217 C1218
The decoupling capacitors, filter
AF28 E12
VCC VTT0 recommendations and sense resistors on the
1
AF27 D14
VCC VTT0
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U6D3V5MX-3GP
AF26
VCC VTT0
D13
DY CPU/PCH Rails are specific to the CRB
2
VCC VTT0 Implementation. Customers need to follow the
1
1 AD34
VCC VTT0
D11
SC10U10V5KX-2GP
SC22U6D3V5MX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
DY DY AD33
VCC VTT0
C14 recommendations in the Calpella Platform
DY AD32 C13
2
AD31
VCC VTT0
C12 Design Guide.
VCC VTT0
AD30 C11
VCC VTT0
AD29 B14
VCC VTT0
AD28 B12
VCC VTT0
AD27 A14
VCC VTT0
AD26 A13
VCC VTT0
AC35 A12
VCC VTT0
AC34 A11
VCC VTT0
AC33
C1226 C1228 C1229 C1230 C1231 C1232 VCC +1.05V_VTT
AC32
VCC
1
C1225 C1227
DY AC31
VCC
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U6D3V5MX-3GP
DY DY DY DY DY AC30 AF10
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
VCC VTT0
AC29 AE10
2
1
CPU CORE SUPPLY
C AC27 AB10 C
VCC VTT0
SC10U10V5KX-2GP
SC10U6D3V5MX-3GP
AC26 Y10
VCC VTT0
AA35 W10
DY
2
VCC VTT0
AA34 U10
VCC VTT0
AA33 T10
VCC VTT0
AA32 J12
VCC VTT0
AA31 J11
VCC VTT0
AA30 J16
C1235 C1236 C1237 C1238 C1239 C1240 C1241 C1242 VCC VTT0
AA29 J15
1
VCC VTT0
AA28
VCC
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U6D3V5MX-3GP
SC10U10V5KX-2GP
SC22U6D3V5MX-2GP
SC10U10V5KX-2GP
DY DY DY AA27
AA26
VCC
2
VCC
Y35
Y34
VCC Please note that the VTT Rail
VCC
Y33
Y32
VCC Values are Auburndale
VCC
Y31 VTT=1.05V; Clarksfield
1
C1243 VCC
Y30
VCC
DY Y29
VCC VTT=1.1V
Y28
2
VCC
SC22U6D3V5MX-2GP
Y27
VCC
Y26
VCC
V35 AN33 PSI#
VCC PSI#
V34
VCC
V33 H_VID[6..0]
VCC H_VID0
V32 AK35
VCC VID
V31
V30
V29
VCC
VCC
POWER VID
VID
AK33
AK34
AL35
H_VID1
H_VID2
H_VID3
VCC VID
V28
VCC CPU VIDS VID
AL33 H_VID4
V27 AM33 H_VID5
VCC VID H_VID6
V26 AM35
VCC VID
U35 AM34 PM_DPRSLPVR
VCC PROC_DPRSLPVR
B U34 B
VCC
U33
VCC
U32
VCC H_VTTVID1 TP1201 TPAD14-GP
U31 G15 1
VCC VTT_SELECT
U30
VCC
U29
VCC H_VTTVID1 = Low, 1.1V
U28
U27
VCC H_VTTVID1 = High, 1.05V
VCC +VCC_CORE
U26
VCC
R35
VCC
R34
1
VCC
R33
VCC R1201
R32 AN35 IMVP_IMON
VCC ISENSE 100R2F-L1-GP-U
R31
VCC
R30
VCC
R29
2
VCC
SENSE LINES
1
VCC
P35
VCC R1202
P34 B15 VTT_SENSE
VCC VTT_SENSE TP_VSS_SENSE_VTT 1 100R2F-L1-GP-U
P33 A15
VCC VSS_SENSE_VTT TP1202 TPAD14-GP
P32
VCC
P31
2
VCC
P30
VCC
P29
VCC
P28
VCC
P27
VCC
P26
VCC
A A
<Core Design>
CLARKU1NF
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com 5 4 3 2
Size
Date:
Document Number
92
X00
5 4 3 2 1
SSID = CPU
+CPU_GFX_CORE
22A CPU1G 7 OF 9
AT21 VAXG
D AT19 VAXG VAXG_SENSE AR22 VCC_AXG_SENSE D
1
C1301 C1302 C1303 C1304 C1305 C1306 C1307 C1308
SENSE
LINES
AT18 VAXG VSSAXG_SENSE AT22 VSS_AXG_SENSE
1
1
AT16 VAXG
CLARKSFIELD
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
R1302
DY DY DY DY UMA UMA UMA UMA DIS AR21
AR19
VAXG
2
2
VAXG
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
0R3J-0-U-GP AR18
2
VAXG
SC10U6D3V5MX-3GP
AR16 VAXG GFX_VID AM22 GFX_VID0
AP21 VAXG GFX_VID AP22 GFX_VID1
GRAPHICS VIDs
AP19 VAXG GFX_VID AN22 GFX_VID2
AP18 VAXG GFX_VID AP23 GFX_VID3
AP16 VAXG GFX_VID AM23 GFX_VID4
AN21 VAXG GFX_VID AP24 GFX_VID5
GRAPHICS
AN19 VAXG GFX_VID AN24 GFX_VID6
AN18 VAXG
AN16 R1305 2 UMA 1 4K7R2J-2-GP
VAXG
AM21 VAXG GFX_VR_EN AR25 GFX_VR_EN
AM19 VAXG GFX_DPRSLPVR AT25 GFX_DPRSLPVR
AM18 AM24 GFX_IMON_C 1 DY 2
VAXG GFX_IMON R1304 0R2J-2-GP GFX_IMON
AM16 VAXG
AL21 +1.5V_RUN_CPU
VAXG
AL19
AL18
VAXG 1
R1303 DIS 1KR2J-1-GP
2
AL16
AK21
VAXG
VAXG
AJ1
3A
VAXG VDDQ
AK19 VAXG VDDQ AF1
1
C1309 C1310 C1311 C1312 C1313 C1314 C1315 TC1301
Please note that the VTT Rail AK18 AE7
- 1.5V RAILS
VAXG VDDQ
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
AK16 VAXG VDDQ AE4
+1.5V_SUS
SC1U6D3V2KX-GP
Values are: Auburndale VTT=1.05V AJ21 AC1
DY SE330U2D5VDM-2GP
2
VAXG VDDQ
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
AJ19 VAXG VDDQ AB7
C C
Clarksfield VTT=1.1V AJ18
AJ16
VAXG VDDQ AB4
Y1
S3 Reduction
VAXG VDDQ
AH21 VAXG VDDQ W7
AH19 VAXG VDDQ W4
1
AH18 U1 C1331 C1332 C1333 C1334
VAXG VDDQ
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
AH16 T7 DY DY DY DY
POWER
VAXG VDDQ
T4
2
VDDQ
VDDQ P1
VDDQ N7
+1.05V_VTT N4
VDDQ
DDR3
VDDQ L1
J24 VTT1 VDDQ H1
FDI
J23 VTT1
H25 VTT1
1
C1316 C1317
+1.05V_VTT
P10
SC10U10V5KX-2GP
SC10U10V5KX-2GP
2
VTT0
N10
VTT0
VTT0 L10
K10
2.6A
VTT0
1
C1318 C1319
+1.05V_VTT SC10U10V5KX-2GP SC10U10V5KX-2GP
18A
2
1.1V
VTT1 J22
K26 VTT1 VTT1 J20
J27 VTT1 VTT1 J18
+1.05V_VTT
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
2
VTT1
1
G27 C1325
VTT1 C1324 SC4D7U6D3V3KX-GP
G26 VTT1 SC10U10V5KX-2GP
DY
F26
2
VTT1
E26 VTT1 VCCPLL L26
1.8V
E25 L27
VTT1 VCCPLL
VCCPLL M26 1.35A +1.8V_RUN
1
C1328 C1329 C1330
SC4D7U6D3V3KX-GP
SC2D2U10V3KX-1GP
C1326 C1327
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP SC10U6D3V5MX-3GP
2
CLARKU1NF
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com Size
CPU (VCC_GFXCORE)
Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 13 of 92
5 4 3 2 1
5 4 3 2 1
SSID = CPU
CPU1H 8 OF 9 CPU1I 9 OF 9
CLARKSFIELD
CLARKSFIELD
AR26 VSS VSS AE30 K6 VSS
AR24 VSS VSS AE29 K3 VSS
D AR23 VSS VSS AE28 J32 VSS D
AR20 VSS VSS AE27 J30 VSS
AR17 VSS VSS AE26 J21 VSS
AR15 VSS VSS AE6 J19 VSS
AR12 VSS VSS AD10 H35 VSS
AR9 VSS VSS AC8 H32 VSS
AR6 VSS VSS AC4 H28 VSS
AR3 VSS VSS AC2 H26 VSS
AP20 VSS VSS AB35 H24 VSS
AP17 VSS VSS AB34 H22 VSS
AP13 VSS VSS AB33 H18 VSS
AP10 VSS VSS AB32 H15 VSS
AP7 VSS VSS AB31 H13 VSS
AP4 VSS VSS AB30 H11 VSS
AP2 VSS VSS AB29 H8 VSS
AN34 VSS VSS AB28 H5 VSS
AN31 VSS VSS AB27 H2 VSS
AN23 VSS VSS AB26 G34 VSS
AN20 VSS VSS AB6 G31 VSS
AN17 VSS VSS AA10 G20 VSS
AM29 VSS VSS Y8 G9 VSS
AM27 VSS VSS Y4 G6 VSS
AM25 VSS VSS Y2 G3 VSS
AM20 VSS VSS W35 F30 VSS
AM17 VSS VSS W34 F27 VSS
AM14 VSS VSS W33 F25 VSS
AM11 VSS VSS W32 F22 VSS
AM8 VSS VSS W31 F19 VSS
AM5 VSS VSS W30 F16 VSS
C AM2 W29 E35 C
VSS VSS VSS
AL34 W28 E32
AL31
AL23
VSS
VSS
VSS
VSS VSS
VSS
VSS
W27
W26
E29
E24
VSS
VSS
VSS
VSS
AL20 VSS VSS W6 E21 VSS
AL17 VSS VSS V10 E18 VSS
AL12 VSS VSS U8 E13 VSS
AL9 VSS VSS U4 E11 VSS
AL6 VSS VSS U2 E8 VSS
AL3 VSS VSS T35 E5 VSS
AK29 VSS VSS T34 E2 VSS
AK27 VSS VSS T33 D33 VSS
AK25 VSS VSS T32 D30 VSS VSS_NCTF AR34
AK20 VSS VSS T31 D26 VSS VSS_NCTF B34
AK17 T30 D9 B2
NCTF
VSS VSS VSS VSS_NCTF
AJ31 VSS VSS T29 D6 VSS
AJ23 VSS VSS T28 D3 VSS
A35,AT1,AT35,B1,A3,A33,A34,
AJ20 T27 C34 A35 TP_MCP_VSS_NCTF1 1 TP1401
AP1,AP35,AR1,AR35,AT2,AT3,
VSS VSS VSS VSS_NCTF#A35 TP_MCP_VSS_NCTF2 TP1402
AJ17 VSS VSS T26 C32 VSS VSS_NCTF#AT1 AT1 1
AJ14 T6 C29 AT35 TP_MCP_VSS_NCTF3 1 TP1403
VSS VSS VSS VSS_NCTF#AT35 TP_MCP_VSS_NCTF4 TP1404
AJ11 VSS VSS R10 C28 VSS VSS_NCTF#B1 B1 1
AJ8 P8 C24 A3
AT33,AT34,C1,C35,B35
VSS VSS VSS RSVD_NCTF#A3
AJ5 VSS VSS P4 C22 VSS RSVD_NCTF#A33 A33
AJ2 VSS VSS P2 C20 VSS RSVD_NCTF#A34 A34
AH35 VSS VSS N35 C19 VSS RSVD_NCTF#AP1 AP1
AH34 VSS VSS N34 C16 VSS RSVD_NCTF#AP35 AP35
CLARKU1NF CLARKU1NF
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
CPU (VSS)
Size Document Number Rev
Berry X00
Date: W ednesday, October 14, 2009 Sheet 14 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 15 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 16 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 17 of 92
5 4 3 2 1
5 4 3 2 1
M_A_DQS#[7..0]
M_A_DQS[7..0]
DM1
M_A_A[15..0]
M_A_A0 98 NP1 Note:
M_A_A1 A0 NP1
97 NP2
M_A_A2 A1 NP2 If SA0 DIM0 = 0, SA1_DIM0 = 0
96
M_A_A3 A2 SA0_DIM0
95 110 M_A_RAS# SO-DIMMA SPD Address is 0xA0
M_A_A4 A3 RAS#
92 113 M_A_WE#
A4 WE#
M_A_A5 91
A5 CAS#
115 M_A_CAS#
SA1_DIM0 SO-DIMMA TS Address is 0x30
M_A_A6 90
M_A_A7 A6
86 114 M_CS#0
1
A7 CS0#
M_A_A8 89
A8 CS1#
121 M_CS#1 If SA0 DIM0 = 1, SA1_DIM0 = 0
D M_A_A9 85 R1803 R1804 D
M_A_A10 107
A9
73 10KR2J-3-GP 10KR2J-3-GP SO-DIMMA SPD Address is 0xA2
A10/AP CKE0 M_CKE0
M_A_A11 84 74 SO-DIMMA TS Address is 0x32
A11 CKE1 M_CKE1
M_A_A12 83
2
M_A_A13 A12
119 101 M_CLK_DDR0
M_A_A14 A13 CK0
80 103 M_CLK_DDR#0
M_A_A15 A14 CK0#
78
A15
79 102 M_CLK_DDR1
M_A_BS2 A16/BA2 CK1
104 M_CLK_DDR#1
CK1#
109
M_A_BS0 BA0 M_A_DM0
108 11
M_A_BS1 BA1 DM0 M_A_DM1
M_A_DQ[63..0] 28
M_A_DQ0 DM1 M_A_DM2
5 46
M_A_DQ1 DQ0 DM2 M_A_DM3
7 63
M_A_DQ2 DQ1 DM3 M_A_DM4
15 136
M_A_DQ3 DQ2 DM4 M_A_DM5
17 153
M_A_DQ4 DQ3 DM5 M_A_DM6
4 170
M_A_DQ5 DQ4 DM6 M_A_DM7
6 187
M_A_DQ6 DQ5 DM7
16
M_A_DQ7 DQ6
18 200 PCH_SMBDATA
M_A_DQ8 DQ7 SDA
21 202 PCH_SMBCLK
M_A_DQ9 DQ8 SCL
23
M_A_DQ10 DQ9 +3.3V_RUN
33 198 PM_EXTTS#0
M_A_DQ11 DQ10 EVENT#
35
M_A_DQ12 DQ11
22 199
M_A_DQ13 DQ12 VDDSPD
24
M_A_DQ14 DQ13 SA0_DIM0
34 197
1
M_A_DQ15 DQ14 SA0 SA1_DIM0
36 201
M_A_DQ16 DQ15 SA1 C1801 C1802
M_A_DQ17
39
41
DQ16
77 SCD1U10V2KX-5GP DY SC2D2U10V3KX-1GP
2
M_A_DQ18 DQ17 NC#1
51 122
M_A_DQ19 DQ18 NC#2 +1.5V_SUS
53 125
M_A_DQ20 DQ19 NC#/TEST
40
M_A_DQ21 DQ20
42 75
M_A_DQ22 DQ21 VDD1
50 76
M_A_DQ23 DQ22 VDD2
52 81
M_A_DQ24 DQ23 VDD3
M_A_DQ25
57
DQ24 VDD4
82 SODIMM A DECOUPLING
59 87
M_A_DQ26 DQ25 VDD5 +1.5V_SUS
67 88
M_A_DQ27 DQ26 VDD6
69 93
M_A_DQ28 DQ27 VDD7
56 94
M_A_DQ29 DQ28 VDD8
C 58 99 C
M_A_DQ30 DQ29 VDD9
68 100
M_A_DQ31 DQ30 VDD10
70 105
M_A_DQ32 DQ31 VDD11 TC1801 C1803 C1804 C1805 C1806 C1807 C1808 C1809 C1810
129 106
1
DQ32 VDD12
SE330U2D5VDM-2GP
SC10U6D3V5KX-1GP
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
M_A_DQ33 131 111
DQ33 VDD13 DY
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U10V5KX-2GP
M_A_DQ34
M_A_DQ35
141
143
DQ34 VDD14
112
117
DY DY DY
DY
2
+V_DDR_REF M_A_DQ36 DQ35 VDD15
130 118
M_A_DQ37 DQ36 VDD16
132 123
M_A_DQ38 DQ37 VDD17
140 124
M_A_DQ39 DQ38 VDD18
142
1
1
M_A_DQ45 DQ44 VSS
148
DQ45 VSS
14 Layout Note:
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
M_A_DQ46 158 19
M_A_DQ47 DQ46 VSS Place these Caps near
160 20
2
M_A_DQ48 DQ47 VSS
163 25 SO-DIMMA.
M_A_DQ49 DQ48 VSS
165 26
M_A_DQ50 DQ49 VSS
175 31
M_A_DQ51 DQ50 VSS
177 32
M_A_DQ52 DQ51 VSS
164 37
M_A_DQ53 DQ52 VSS
166 38
M_A_DQ54 DQ53 VSS
174 43
M_A_DQ55 DQ54 VSS
176 44
M_A_DQ56 DQ55 VSS
181 48
M_A_DQ57
M_A_DQ58
M_A_DQ59
183
191
DQ56
DQ57
DQ58
VSS
VSS
VSS
49
54
2 S3 Power Reduction
193 55
M_A_DQ60 DQ59 VSS
180 60
M_A_DQ61 DQ60 VSS
182 61
M_A_DQ62 DQ61 VSS +0.75V_DDR_VTT
192 65
M_A_DQ63 DQ62 VSS
194 66
DQ63 VSS
71
1
M_A_DQS#0 VSS
10 72
+0.75V_DDR_VTT M_A_DQS#1 DQS0# VSS R1806
27 127
M_A_DQS#2 DQS1# VSS 22R2J-2-GP
45 128
M_A_DQS#3 DQS2# VSS
62 133
M_A_DQS#4 DQS3# VSS
135 134
2
1
DISCHARGE_0D75V
C1818 M_A_DQS#6
DY SC10U6D3V5KX-1GP M_A_DQS#7
169
186
DQS6# VSS
139
144
2
DQS7# VSS
145
M_A_DQS0 VSS
12 150
M_A_DQS1 DQS0 VSS
29 151
M_A_DQS2 DQS1 VSS
47 155
M_A_DQS3 DQS2 VSS
64 156
M_A_DQS4 DQS3 VSS
137 161
M_A_DQS5 DQS4 VSS
154 162
M_A_DQS6 DQS5 VSS
171 167
M_A_DQS7 DQS6 VSS
Place these caps 188 168
D
+0.75V_DDR_VTT DQS7 VSS Q1801
172
close to VTT1 and VSS
M_ODT0
116
ODT0 VSS
173 .
VTT2. 120 178
M_ODT1 ODT1 VSS
VSS
179 .
.
+V_DDR_REF 126
VREF_CA VSS
184 . .
1 185
VREF_DQ VSS
C1819
C1820
C1821
C1822
189 2N7002E-1-GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
S
VSS
1
30 190
DDR3_DRAMRST# RESET# VSS
DY DY VSS
195
84.2N702.D31
196
2
VSS PS_S3CNTRL
+0.75V_DDR_VTT 203 205
VTT1 VSS
204 206
VTT2 VSS
H =4mm DDR3-204P-47-GP
62.10017.P31
SEC. 62.10017.P11
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
DDR3-SODIMM1
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 18 of 92
5 4 3 2 1
5 4 3 2 1
1
M_B_A5 A4 WE#
91 115 M_B_CAS# M_B_DQS[7..0]
M_B_A6 A5 CAS# R1902
90
M_B_A7 A6 10KR2J-3-GP
86 114 M_CS#2 M_B_A[15..0]
M_B_A8 A7 CS0#
89 121 M_CS#3
M_B_A9 A8 CS1#
85
2
M_B_A10 A9
M_B_A11
107
A10/AP CKE0
73 M_CKE2 Note:
84 74 M_CKE3
M_B_A12 A11 CKE1 SA1_DIM1 If SA0 DIM0 = 0, SA1_DIM0 = 0
83
M_B_A13 A12
119 101 M_CLK_DDR2 SO-DIMMA SPD Address is 0xA0
M_B_A14 A13 CK0 SA0_DIM1
80 103 M_CLK_DDR#2
A14 CK0#
M_B_A15 78
A15
SO-DIMMA TS Address is 0x30
D 79 102 M_CLK_DDR3 D
A16/BA2 CK1
1
M_B_BS2
104 M_CLK_DDR#3
CK1#
M_B_BS0
109
BA0
R1903 If SA0 DIM0 = 1, SA1_DIM0 = 0
108 11 M_B_DM0 10KR2J-3-GP
M_B_BS1 BA1 DM0
28 M_B_DM1 SO-DIMMA SPD Address is 0xA2
M_B_DQ[63..0] DM1
M_B_DQ0 5 46 M_B_DM2 SO-DIMMA TS Address is 0x32
2
M_B_DQ1 DQ0 DM2 M_B_DM3
7 63
M_B_DQ2 DQ1 DM3 M_B_DM4
15 136
M_B_DQ3 DQ2 DM4 M_B_DM5
17 153
M_B_DQ4 DQ3 DM5 M_B_DM6
4 170
M_B_DQ5 DQ4 DM6 M_B_DM7
6 187
M_B_DQ6 DQ5 DM7
16
M_B_DQ7 DQ6
18 200 PCH_SMBDATA
M_B_DQ8 DQ7 SDA
21 202 PCH_SMBCLK
M_B_DQ9 DQ8 SCL
23
M_B_DQ10 DQ9 +3.3V_RUN
33 198 PM_EXTTS#1
M_B_DQ11 DQ10 EVENT#
35
M_B_DQ12 DQ11
22 199
M_B_DQ13 DQ12 VDDSPD
24
1
M_B_DQ14 DQ13 SA0_DIM1
34 197
M_B_DQ15 DQ14 SA0 SA1_DIM1 C1901 C1902
36 201
M_B_DQ16 39
DQ15 SA1 SCD1U10V2KX-5GP DY SC2D2U10V3KX-1GP
2
M_B_DQ17 DQ16
41 77
M_B_DQ18 DQ17 NC#1
51 122
M_B_DQ19 DQ18 NC#2 +1.5V_SUS
53 125
M_B_DQ20 DQ19 NC#/TEST
40
M_B_DQ21 DQ20
42 75
M_B_DQ22 DQ21 VDD1
50 76
M_B_DQ23 DQ22 VDD2
52 81
M_B_DQ24 DQ23 VDD3
57 82
M_B_DQ25 DQ24 VDD4
59 87
M_B_DQ26 DQ25 VDD5
67 88
M_B_DQ27 DQ26 VDD6
69 93
M_B_DQ28 DQ27 VDD7
56 94
M_B_DQ29 DQ28 VDD8
58 99
M_B_DQ30 DQ29 VDD9
68 100
M_B_DQ31 DQ30 VDD10
70 105
M_B_DQ32 DQ31 VDD11
129 106
M_B_DQ33 DQ32 VDD12
131 111
M_B_DQ34 DQ33 VDD13
141 112
M_B_DQ35 DQ34 VDD14
143 117
M_B_DQ36 DQ35 VDD15
C 130 118 C
M_B_DQ37 DQ36 VDD16
132 123
M_B_DQ38 DQ37 VDD17
140 124
M_B_DQ39 DQ38 VDD18
142
M_B_DQ40 DQ39
147 2
M_B_DQ41 DQ40 VSS
M_B_DQ42
149
DQ41 VSS
3 SODIMM B DECOUPLING
157 8
M_B_DQ43 DQ42 VSS +1.5V_SUS
159 9
M_B_DQ44 DQ43 VSS
146 13
M_B_DQ45 DQ44 VSS
148 14
M_B_DQ46 DQ45 VSS
158 19
M_B_DQ47 DQ46 VSS
160 20
M_B_DQ48 DQ47 VSS
163 25
M_B_DQ49 DQ48 VSS C1903 C1904 C1908 C1909 C1910
165 26
1
DQ49 VSS
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SC10U6D3V5KX-1GP
M_B_DQ50 175 31 C1905S C1906S C1907S
DQ50 VSS DY
SC10U10V5KX-2GP
M_B_DQ51 177 32
DY DY
C10U10V5KX-2GP
C10U10V5KX-2GP
C10U10V5KX-2GP
DQ51 VSS
SC10U10V5ZY-1GP
M_B_DQ52 164 37
DY
2
M_B_DQ53 DQ52 VSS
166 38
M_B_DQ54 DQ53 VSS
174 43
M_B_DQ55 DQ54 VSS
176 44
M_B_DQ56 DQ55 VSS
181 48
M_B_DQ57 DQ56 VSS
183 49
M_B_DQ58 DQ57 VSS
191 54
M_B_DQ59 DQ58 VSS
193 55
M_B_DQ60 DQ59 VSS
180 60
M_B_DQ61 DQ60 VSS C1911 C1912 C1913 C1914
182 61
1
DQ61 VSS
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
M_B_DQ62 192
DQ62 VSS
65 Layout Note:
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
M_B_DQ63 194 66
DQ63 VSS Place these Caps near
71
2
M_B_DQS#0 VSS
10 72 SO-DIMMB.
M_B_DQS#1 DQS0# VSS
27 127
M_B_DQS#2 DQS1# VSS
45 128
M_B_DQS#3 DQS2# VSS
62 133
M_B_DQS#4 DQS3# VSS
135 134
M_B_DQS#5 DQS4# VSS
152 138
M_B_DQS#6 DQS5# VSS
169 139
M_B_DQS#7 DQS6# VSS
186 144
DQS7# VSS
145
M_B_DQS0 VSS
12 150
M_B_DQS1 DQS0 VSS
29 151
M_B_DQS2 DQS1 VSS
47 155
B M_B_DQS3 DQS2 VSS B
64 156
+V_DDR_REF M_B_DQS4 DQS3 VSS
137 161
M_B_DQS5 DQS4 VSS
154 162
M_B_DQS6 DQS5 VSS
171 167
M_B_DQS7 DQS6 VSS
188 168
1
C1919
C1920
C1921
H = 8mm
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1
62.10017.Q31
SEC. 62.10017.N71
Note:
SO-DIMMB SPD Address is 0xA4 SO-DIMMB is placed farther from
SO-DIMMB TS Address is 0x34 the Processor than SO-DIMMA
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
DDR3-SODIMM2
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 19 of 92
5 4 3 2 1
5 4 3 2 1
+3.3V_RUN
U2001D 4 OF 10
4
3
PCH_VGA_BLEN T48 L_BKLTEN SDVO_TVCLKINN BJ46
PCH_LCDVDD_EN T47 BG46 RN2006
L_VDD_EN SDVO_TVCLKINP
PCH_LBKLT_CTL Y48 BJ48
UMASRN2K2J-1-GP
RN2001 L_BKLTCTL SDVO_STALLN
D
SDVO_STALLP BG48 D
GPU_LVDS_CLK 1 4 LDDC_CLK_PCH AB48
1
2
LDDC_DATA_PCH L_DDC_CLK
GPU_LVDS_DATA 2
UMA 3 Y45 L_DDC_DATA SDVO_INTN BF45
BH45
SRN0J-6-GP LCTRL_CLK SDVO_INTP
AB46 L_CTRL_CLK
LCTRL_DATA V48 L_CTRL_DATA
LIBG AP39 T51
LVD_IBG SDVO_CTRLCLK PCH_HDMI_CLK
TPAD14-GP TP2001 1LVDS_VBG AP41 T53
LVD_VBG SDVO_CTRLDATA PCH_HDMI_DATA
1
RN2004
R2002 R2001 1 4 LVD_VREFH AT43 LVD_VREFH
1 PCH_LCDVDD_EN Place near PCH 2K37R2F-GP 3 LVD_VREFL AT42
2
DY 2
UMA LVD_VREFL DDPB_AUXN BG44
BJ44
100KR2J-1-GP SRN0J-6-GP DDPB_AUXP
UMA AU38
2
DDPB_HPD HDMI_PCH_DET
LVDS
PCH_LVDSA_TXC# AV53 LVDSA_CLK#
PCH_LVDSA_TXC AV51 BD42 HDMI_DATA2#_C UMA1 2 C2001 SCD1U10V2KX-5GP HDMI_PCH_DATA2#
LVDSA_CLK DDPB_0N HDMI_DATA2_C C2002 SCD1U10V2KX-5GP
DDPB_0P BC42
HDMI_DATA1#_C
UMA1 2
C2003 SCD1U10V2KX-5GP
HDMI_PCH_DATA2
PCH_LVDSA_TX0# BB47 LVDSA_DATA#0 DDPB_1N BJ42
HDMI_DATA1_C
UMA1 2
C2004 SCD1U10V2KX-5GP
HDMI_PCH_DATA1#
PCH_LVDSA_TX1# BA52 BG42 UMA1 2 HDMI_PCH_DATA1
LCTRL_DATA LVDSB_DATA#1
PCH_LVDSB_TX2# AU52 LVDSB_DATA#2 DDPC_0N BE40
LCTRL_CLK AT53 BD40
LDDC_CLK_PCH LVDSB_DATA#3 DDPC_0P
DDPC_1N BF41
LDDC_DATA_PCH PCH_LVDSB_TX0 AY51 BH41
LVDSB_DATA0 DDPC_1P
PCH_LVDSB_TX1 AT48 LVDSB_DATA1 DDPC_2N BD38
PCH_LVDSB_TX2 AU50 LVDSB_DATA2 DDPC_2P BC38
AT51 LVDSB_DATA3 DDPC_3N BB36
DDPC_3P BA36
Close to ball <600mil
PCH_CRT_BLUE AA52 CRT_BLUE DDPD_CTRLCLK U50
PCH_CRT_GREEN AB53 CRT_GREEN DDPD_CTRLDATA U52
PCH_CRT_RED AD53 CRT_RED
Need Level Shift BC46
DDPD_AUXN
PCH_CRT_DDCCLK V51 CRT_DDC_CLK DDPD_AUXP BD46
5
6
7
8
DDPD_1P
CRT
2.5V Tolerance CRT_IREF AD48 DDPD_2N BF37
BH37
DAC_IREF DDPD_2P
AB51 CRT_IRTN DDPD_3N BE36
1
B B
DDPD_3P BD36
R2007
IBEXPEAK-M-GP-NF
1KR2J-1-GP
2
20090918
<Core Design>
A A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
PCH (LVDS/CRT/DDI)
http://shop61654488.taobao.com
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 20 of 92
5 4 3 2 1
5 4 3 2 1
RN2101
PCI_TRDY#
PCI_DEVSEL#
1
2
10
9 PCI_FRAME#
+3.3V_RUN SSID = PCH H40
U2001E
AD0
5 OF 10
NV_CE#0 AY9
INT_PIRQA# 3 8 PCI_REQ2# N34 BD1 +V_NVRAM_VCCQ
PCI_IRDY# INT_PIRQD# AD1 NV_CE#1
4 7 C44 AD2 NV_CE#2 AP15
+3.3V_RUN 5 6 PCI_SERR# A38 AD3 NV_CE#3 BD8 DMI Termination Voltage
1
C36 AD4
SRN8K2J-2-GP-U J34 AD5 NV_DQS0 AV9 NV_CLE Set to Vss when low. R2102
A40
D45
AD6 NV_DQS1 BG8 Set to Vcc when high. DY1KR2J-1-GP
AD7
E36 AP7
2
RN2103 AD8 NV_DQ0/NV_IO0
H48 AD9 NV_DQ1/NV_IO1 AP6
INT_PIRQH# 1 10 +3.3V_RUN E40 AT6 NV_CLE
INT_PIRQB# PCI_REQ1# AD10 NV_DQ2/NV_IO2
D 2 9 C40 AD11 NV_DQ3/NV_IO3 AT9 D
INT_PIRQF# 3 8 PCI_PLOCK# M48 BB1
PCI_REQ3# PCI_PERR# AD12 NV_DQ4/NV_IO4
4 7 M45 AD13 NV_DQ5/NV_IO5 AV6
+3.3V_RUN 5 6 PCI_REQ0# F53 BB3
AD14 NV_DQ6/NV_IO6
M40 AD15 NV_DQ7/NV_IO7 BA4
SRN8K2J-2-GP-U
NVRAM
M43 AD16 NV_DQ8/NV_IO8 BE4
J36 BB6 +V_NVRAM_VCCQ
+3.3V_RUN AD17 NV_DQ9/NV_IO9
K48 AD18 NV_DQ10/NV_IO10 BD6
+3.3V_RUN F40 BB7
AD19 NV_DQ11/NV_IO11
1
RN2102 C42 AD20 NV_DQ12/NV_IO12 BC8 Danbury Technology:
1 8 PCI_STOP# K46 BJ8 Disabled when Low. R2103
INT_PIRQE# AD21 NV_DQ13/NV_IO13
2
3
7
6 INT_PIRQC#
U2101 M51
J52
AD22 NV_DQ14/NV_IO14 BJ6
BG6
Enable when High. DY1KR2J-1-GP
INT_PIRQG# AD23 NV_DQ15/NV_IO15
4 5 5 1 K51
2
VCC A PCI_PLTRST# AD24 NV_ALE
SRN8K2J-4-GP PLT_RST# 4
DY B 2
3
L34
F42
AD25 NV_ALE BD3
AY6 NV_CLE NV_ALE
Y GND AD26 NV_CLE
J40 AD27
G46 AD28
NL17SZ08DFT2G-GP F44 AU2 NV_RCOMP 1 TP2105 TPAD14-GP
AD29 NV_RCOMP
M47 AD30
PCI
1 2 H36 AD31 NV_RB# AV7
R2101 0R2J-2-GP
1
J50 C/BE0# NV_WR#0_RE# AY8
BOOT BIOS Strap C2101
DY SC220P50V2KX-3GP
G42
H47
C/BE1# NV_WR#1_RE# AY5
2
C/BE2#
PCI_GNT#1 PCI_GNT#0 BOOT BIOS Location G34 C/BE3# NV_WE#_CK0 AV11 USB
NV_WE#_CK1 BF5
0 0 LPC INT_PIRQA# G38 PIRQA# Pair Device
INT_PIRQB# H51 PIRQB#
C 0 1 Reserved INT_PIRQC# B37 PIRQC# USBP0N H18 USB_PN0 0 USB2 (CRT Board) C
INT_PIRQD# A44 J18 USB_PP0
PIRQD# USBP0P
1 0 PCI USBP1N A18 USB_PN1 1 USB3 (CRT Board)
PCI_REQ0# F51 C18 USB_PP1
REQ0# USBP1P
1 1 SPI(Default) PCI_REQ1# A46 REQ1#/GPIO50 USBP2N N20 USB_PN2 2 WLAN (I/O Board)
PCI_REQ2# B45 P20 USB_PP2
REQ2#/GPIO52 USBP2P
PCI_REQ3# M53 REQ3#/GPIO54 USBP3N J20 3 X
USBP3P L20
TPAD14-GP TP2102 1 PCI_GNT0# F48 GNT0# USBP4N F20 USB_PN4 4 CARD READER
TPAD14-GP TP2103 1 PCI_GNT1# K45 G20 USB_PP4
GNT1#/GPIO51 USBP4P
RN2104 TPAD14-GP TP2104 1 PCI_GNT2# F36 GNT2#/GPIO53 USBP5N A20 USB_PN5 5 BLUETOOTH
USB_OC#2_3 1 10 PCI_GNT3# H53 C20 USB_PP5
+3.3V_ALW GNT3#/GPIO55 USBP5P
SMC_W AKE_SCI#_R 2 9 USB_OC#12_13
USBP6N M22 6 X
USB_OC#6_7 3 8 USB_OC#8_9 INT_PIRQE# B41 N22
PIRQE#/GPIO2 USBP6P
USB_OC#0_1 4 7 USB_OC#10_11 INT_PIRQF# K53 PIRQF#/GPIO3 USBP7N B21 7 X
5 6 USB_OC#4_5 INT_PIRQG# A36 D21
+3.3V_ALW PIRQG#/GPIO4 USBP7P
INT_PIRQH# A48 PIRQH#/GPIO5 USBP8N H22 USB_PN8 8 USB1 (I/O Board)
SRN8K2J-2-GP-U J22 USB_PP8
USBP8P
USB
TPAD14-GP TP2110 1 PCIRST# K6 PCIRST# USBP9N E22 USB_PN9 9 ESATA (I/O Board COMBO)
USBP9P F22 USB_PP9
R2105 PCI_SERR# E44 SERR# USBP10N A22 10 X
PCI_GNT3# PCI_PERR#
1
DY 2 E50 PERR# USBP10P C22
G24 USB_PN11 11 W-WAN (I/O Board)
4K7R2J-2-GP USBP11N
USBP11P H24 USB_PP11
PCI_IRDY# A42 IRDY# USBP12N L24 12 X
H44 PAR USBP12P M24
PCI_DEVSEL# F46 DEVSEL# USBP13N A24 USB_PN13 13 CAMERA
PCI_FRAME# C46 C24 USB_PP13
FRAME# USBP13P
B PCI_PLOCK# B
D49 PLOCK#
A16 swap override Strap/Top-Block USBRBIAS# B25 USB_RBIAS_PN 1 2
Swap Override jumper PCI_STOP# D41 R2106
PCI_TRDY# STOP# 22D6R2F-L1-GP
C48 TRDY# USBRBIAS D25
EC2101
IBEXPEAK-M-GP-NF
DY SC4D7P50V2CN-1GP
1
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
PCH (PCI/USB/NVRAM)
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 21 of 92
5 4 3 2 1
5 4 3 2 1
SSID = PCH
RN2201
FDI_PCH_TXP3 1 8 FDI_TXP3
FDI_PCH_TXN3 2 7 FDI_TXN3
FDI_PCH_TXN1
U2001C 3 OF 10 FDI_PCH_TXP1
3
4
UMA 6
5
FDI_TXN1
FDI_TXP1
BA18 FDI_PCH_TXN0
FDI_RXN0 FDI_PCH_TXN1 SRN0J-7-GP
DMI_CTX_PRXN0 BC24 DMI0RXN FDI_RXN1 BH17
DMI_CTX_PRXN1 BJ22 BD16 FDI_PCH_TXN2 RN2202
DMI1RXN FDI_RXN2 FDI_PCH_TXN3 FDI_PCH_TXN4
DMI_CTX_PRXN2 AW20 DMI2RXN FDI_RXN3 BJ16 1 8 FDI_TXN4
DMI_CTX_PRXN3 BJ20 BA16 FDI_PCH_TXN4 FDI_PCH_TXP4 2 7 FDI_TXP4
DMI3RXN FDI_RXN4 FDI_PCH_TXN5 FDI_PCH_TXP0
D
DMI_CTX_PRXP0 BD24
FDI_RXN5 BE14
BA14 FDI_PCH_TXN6 FDI_PCH_TXN0
3
4
UMA 6
5
FDI_TXP0
FDI_TXN0
D
DMI0RXP FDI_RXN6 FDI_PCH_TXN7
DMI_CTX_PRXP1 BG22 DMI1RXP FDI_RXN7 BC12
DMI_CTX_PRXP2 BA20 SRN0J-7-GP
DMI2RXP FDI_PCH_TXP0
DMI_CTX_PRXP3 BG20 BB18 RN2203
DMI3RXP FDI_RXP0 FDI_PCH_TXP1 FDI_PCH_TXP6
FDI_RXP1 BF17 1 8 FDI_TXP6
FDI_PCH_TXP2 FDI_PCH_TXN6
DMI_PTX_CRXN0
DMI_PTX_CRXN1
BE22
BF21
DMI0TXN FDI_RXP2 BC16
BG16 FDI_PCH_TXP3 FDI_PCH_TXN2
2
3
UMA 7
6
FDI_TXN6
FDI_TXN2
DMI1TXN FDI_RXP3 FDI_PCH_TXP4 FDI_PCH_TXP2
DMI_PTX_CRXN2 BD20 DMI2TXN FDI_RXP4 AW16 4 5 FDI_TXP2
DMI_PTX_CRXN3 BE18 BD14 FDI_PCH_TXP5
DMI3TXN FDI_RXP5 FDI_PCH_TXP6 SRN0J-7-GP
FDI_RXP6 BB14
DMI_PTX_CRXP0 BD22 BD12 FDI_PCH_TXP7 RN2204
DMI0TXP FDI_RXP7 FDI_PCH_TXN7
DMI_PTX_CRXP1 BH21 DMI1TXP 1 8 FDI_TXN7
R2201 FDI_PCH_TXP7
DMI_PTX_CRXP2
DMI_PTX_CRXP3
BC20
BD18
DMI2TXP
BJ14 FDI_INT_C 1 UMA 0R2J-2-GP
2 FDI_INT FDI_PCH_TXP5
2
3
UMA 7
6
FDI_TXP7
FDI_TXP5
DMI3TXP FDI_INT FDI_PCH_TXN5 4 5 FDI_TXN5
DMI
FDI
BF13 FDI_FSYNC0_C
+1.05V_VTT FDI_FSYNC0 SRN0J-7-GP
BH25 DMI_ZCOMP
R2202 BH13 FDI_FSYNC1_C
DMI_IRCOMP_R FDI_FSYNC1
1 2 BF25 DMI_IRCOMP
BJ12 FDI_LSYNC0_C RN2205
49D9R2F-GP FDI_LSYNC0 FDI_LSYNC1_C 1 8 FDI_LSYNC1
FDI_LSYNC1_C FDI_FSYNC1_C
FDI_LSYNC1 BG14
FDI_LSYNC0_C
2
3
UMA 7
6
FDI_FSYNC1
FDI_LSYNC0
FDI_FSYNC0_C 4 5 FDI_FSYNC0
SRN0J-7-GP
C C
M6 Y1 +3.3V_ALW
SYS_PWROK CLKRUN#/GPIO32 PM_CLKRUN#
RN2206
3 2 SRN10KJ-6-GP
4 1 LAN_RST#1 A10 F3 PCH_SUSCLK 1 2 PCH_SUSCLK_2102
LAN_RST# SUSCLK/GPIO62 R2209 0R2J-2-GP PCIE_W AKE# 1 2
SRN10KJ-5-GP 1 2 PCH_SUSCLK_KBC R2210 1KR2J-1-GP
PM_DRAM_PW RGD D9 E4 PCH_SLP_S5# 1 R2211 10R2J-2-GP
DRAMPWROK SLP_S5#/GPIO63 TP2202
TPAD14-GP
PCH_RSMRST# 1 2 PM_RSMRST#_R C16 H7 PM_SLP_S4#_R 1 2 PM_SLP_S4#
R2213 0R2J-2-GP RSMRST# SLP_S4# R2214 0R2J-2-GP
R2217
SUS_PW R_DN_ACK 1 2 SUS_PW R_ACK M1 P12 PM_SLP_S3#_R 1 2 PM_SLP_S3# PCH_RSMRST# 1 2
R2215 0R2J-2-GP SUS_PWR_DN_ACK/GPIO30 SLP_S3# R2216 0R2J-2-GP
PM_PW RBTN#_R
10KR2J-3-GP
PM_PW RBTN# 1 2 PM_PW RBTN#_R P5 K8 SIO_SLP_M#_R 1
R2218 0R2J-2-GP PWRBTN# SLP_M# TP2203TPAD14-GP
IBEXPEAK-M-GP-NF
PM_CLKRUN# 1 2
1
Option to " Disable " clkrun. R2221
DY R2220
10KR2J-3-GP 10KR2J-3-GP
Pulling it down will keep the clks running.
2
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
PCH (DM I/FDI/PM)
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 22 of 92
5 4 3 2 1
5 4 3 2 1
SSID = PCH
+3.3V_ALW
+3.3V_ALW
U2001B 2 OF 10
1
2
BG30 B9 PCH_GPIO11 TPM_ID1 2 1 RN2302
PERN1 SMBALERT#/GPIO11 R2305 10KR2J-3-GP
BJ30 PERP1 SRN2K2J-1-GP
BF29 H14 PCH_SMB_CLK
PETN1 SMBCLK LPD_SPI_INTR#
BH29 PETP1 2 1
C8 PCH_SMB_DATA R2311 10KR2J-3-GP
4
3
SMBDATA
D PCIE_RXN2 AW30 PERN2 D
PCIE_RXP2
C2301 SCD1U10V2KX-4GP 1 2 PCIE_C_TXN2
BA30
BC30
PERP2 WLAN J14 TPM_ID1 PCH_SMB_CLK
PCIE_TXN2 C2302 SCD1U10V2KX-4GP 1 PCIE_C_TXP2 PETN2 SML0ALERT#/GPIO60
PCIE_TXP2 2 BD30 PETP2
C6 SML0_CLK PCH_SMB_DATA
SML0CLK SML0_CLK
AU30
SMBus
PCIE_RXN3 PERN3 +3.3V_ALW
AT30 G8 SML0_DATA
PCIE_RXP3 PERP3 SML0DATA SML0_DATA
C2303 SCD1U10V2KX-4GP 1 PCIE_C_TXN3
PCIE_TXN3 C2306 SCD1U10V2KX-4GP 1
2
2 PCIE_C_TXP3
AU32
AV32
PETN3 LAN
PCIE_TXP3 PETP3 LPD_SPI_INTR#
SML1ALERT#/GPIO74 M14
BA32 +3.3V_ALW
PCIE_RXN4 PERN4
4
3
4
3
BB32 E10 KBC_SCL1
PCIE_RXP4 PERP4 SML1CLK/GPIO58 KBC_SCL1
C2304 SCD1U10V2KX-4GP 1 PCIE_C_TXN4 RN2309 RN2301
PCIE_TXN4 2 BD32 PETN4 W-WAN
1
C2305 SCD1U10V2KX-4GP 1 2 PCIE_C_TXP4 BE32 G12 KBC_SDA1 SRN2K2J-1-GP SRN2K2J-1-GP
PCIE_TXP4 PETP4 SML1DATA/GPIO75 KBC_SDA1
R2308
PCI-E*
BF33 PERN5 CL_CLK
UMA 10KR2J-3-GP
BH33 T13 1
1
2
1
2
PERP5 CL_CLK1
Controller
BG32 TP2302 TPAD14-GP
2
PETN5 CL_DATA 1 PEG_CLKREQ#_C
BJ32 PETP5 CL_DATA1 T11
TP2303 TPAD14-GP SML0_DATA KBC_SCL1
Link
1
BA34 T9 CL_RST# 1
PERN6 CL_RST1# TP2304 TPAD14-GP SML0_CLK KBC_SDA1 R2309
AW34 PERP6
BC34 PETN6 DIS 10KR2J-3-GP
BD34 PETP6 PEG_CLKREQ#_C
DY
H1 1 2 PEG_CLKREQ#
2
PEG_A_CLKRQ#/GPIO47 R2310 0R2J-2-GP
AT34 PERN7
AU34 PERP7
AU36 AD43 CLK_PCIE_VGA# CLK_PCIE_VGA#
PETN7 CLKOUT_PEG_A_N CLK_PCIE_VGA
AV36 PETP7 CLKOUT_PEG_A_P AD45 CLK_PCIE_VGA
C C
BG34 AN4 CLK_EXP_N +3.3V_RUN
PERN8 CLKOUT_DMI_N CLK_EXP_N
PEG
BJ34 AN2 CLK_EXP_P CLK_EXP_P
PERP8 CLKOUT_DMI_P RN2303
PCIECLKRQ{0,3,4,5,6,7}# should have a 10K pull-up to +3.3V_ALW. BG36 PETN8
PCIECLKRQ{1,2} should have a 10K pull-up to +3.3_RUN BJ36 PETP8 2 3
CLKOUT_DP_N/CLKOUT_BCLK1_N AT1 1 4
CLKOUT_DP_P/CLKOUT_BCLK1_P AT3
AK48 SRN2K2J-1-GP
CLKOUT_PCIE0N
AK47 CLKOUT_PCIE0P
CLK_PCIE_W W AN# AM51 CLKOUT_PCIE4N XTAL25_IN AH51 XTAL25_IN DIS uses 0ohm 63.R0034.1DL
CLK_PCIE_W W AN AM53 AH53 XTAL25_OUT
CLKOUT_PCIE4P XTAL25_OUT UMA uses 18pF 78.18034.1FL
W W AN_CLKREQ# M9 AF38 XCLK_RCOMP R2306 1 2 90D9R2F-1-GP +1.05V_VTT
PCIECLKRQ4#/GPIO26 XCLK_RCOMP
XTAL25_IN C2308 2 COLAY
1
AJ50 T45 CLK_PCH_GPIO64 1 TP2301 TPAD14-GP SC18P50V2JN-1-GP
CLKOUT_PCIE5N CLKOUTFLEX0/GPIO64
2
AJ52 CLKOUT_PCIE5P R2303 X2301
PCIE_CLK_RQ5# CLK_PCI_LPC TP2305 TPAD14-GP UMA XTAL-25MHZ-102-GP
H6 P43 1 1M1R2J-GP
UMA
Clock Flex
PCIECLKRQ5#/GPIO44 CLKOUTFLEX1/GPIO65
1
C2307
1
CLK_PCH_REF14 TP2306 TPAD14-GP XTAL25_OUT
AK53
AK51
CLKOUT_PEG_B_N CLKOUTFLEX2/GPIO66 T42 1 2
UMA1
+3.3V_ALW CLKOUT_PEG_B_P SC18P50V2JN-1-GP
PEG_B_CLKRQ# P13 N50 CLK48_GPIO 2 1 CLK_48M_CARD
PEG_B_CLKRQ#/GPIO56 CLKOUTFLEX3/GPIO67 R2307 33R2J-2-GP
RN2307
1 8 W W AN_CLKREQ#
2 7 PCIE_CLK_RQ0# IBEXPEAK-M-GP-NF
3 6 PEG_B_CLKRQ#
2
4 5 PCIE_CLK_RQ5#
DY EC2301
SRN10KJ-6-GP SC22P50V2JN-4GP
1
For EMI
A
+3.3V_RUN <Core Design> A
RN2308
XDP_DBRESET#
4
3
5
6 W LAN_CLKREQ#
XDP_DBRESET#
Wistron Corporation
2 7 INT_SERIRQ 21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
INT_SERIRQ
1 8 PCIE_CLK_RQ1# Taipei Hsien 221, Taiwan, R.O.C.
SRN10KJ-6-GP Title
http://shop61654488.taobao.com
PCH (PCI-E/SMBUS/CLOCK/CL)
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 23 of 92
5 4 3 2 1
5 4 3 2 1
PCH_RTCX1 +RTC_CELL
SSID = PCH
1 2 PCH_RTCX2 R2401
R2402 10MR2J-L-GP 1 2
INTVRMEN- Integrated SUS
20KR2J-L2-GP
X2401 1.1V VRM Enable
1
C2402
SC1U6D3V2KX-GP High - Enable internal VRs
1 4
2
SC12P50V2JN-3GP
1
1
U2001A 1 OF 10 LPC_LAD[0..3]
C2403
D LPC_LAD[0..3] D
2 3 C2401
SC12P50V2JN-3GP PCH_RTCX1 B13 D33 LPC_LAD0
2
2
+RTC_CELL PCH_RTCX2 RTCX1 FWH0/LAD0 LPC_LAD1
D13 RTCX2 FWH1/LAD1 B33
X-32D768KHZ-65-GP C32 LPC_LAD2
R2403 FWH2/LAD2 LPC_LAD3
FWH3/LAD3 A32
PCH_RTCRST#
82.30001.A41 1 2 C14 RTCRST#
C34
FWH4/LFRAME# LPC_LFRAME#
2
20KR2J-L2-GP SRTCRST# D17 SRTCRST#
1
C2404 G2401 R2407 A34
RTC
LPC
SC1U6D3V2KX-GP SM_INTRUDER# LDRQ0#
GAP-OPEN 2 1 A16 INTRUDER# LDRQ1#/GPIO23 F34
1M1R2J-GP
2
+RTC_CELL 1 2 PCH_INTVRMEN A14 AB9 INT_SERIRQ
1
R2404 330KR2F-L-GP INTVRMEN SERIRQ
IHDA
HDA_SDIN2 SATA2RXP
SATA2TXN AF7
F32 HDA_SDIN3 SATA2TXP AF6
SATA3RXN AH3
R2409 1 2 33R2J-2-GP ACZ_SDATAOUT_R B29 AH1
PCH_SDOUT_CODEC HDA_SDO SATA3RXP
SATA3TXN AF3
SATA3TXP AF1
ME_UNLOCK# H32
SATA
HDA_DOCK_EN#/GPIO33
SATA4RXN AD9 SATA_RXN4_C
J30 AD8
HDA_DOCK_RST#/GPIO13 SATA4RXP
SATA4TXN AD6 SATA_TXN4_C C2407 1
SATA_TXP4_C C2408 1
2 SCD01U50V2KX-1GP
SATA_RXP4_C
SATA_TXN4 ESATA
NO REBOOT STRAP SATA4TXP AD5 2 SCD01U50V2KX-1GP SATA_TXP4
+3.3V_RUN
No Reboot Strap R23 TPAD14-GP TP2404 1 PCH_JTAG_TCK M3 AD3
JTAG_TCK SATA5RXN
SATA5RXP AD1
2 ACZ_SPKR Low = Default TPAD14-GP TP2405 PCH_JTAG_TMS
1
R2410 DY 1KR2J-1-GP HDA_SPKR High = No Reboot
1 K3 JTAG_TMS SATA5TXN AB3
AB1
TPAD14-GP TP2406 PCH_JTAG_TDI SATA5TXP +1.05V_VTT
1 K1 JTAG_TDI
JTAG
TPAD14-GP TP2407 1 PCH_JTAG_TDO J2 AF16
JTAG_TDO SATAICOMPO R2412
TPAD14-GP TP2408 1 PCH_JTAG_RST# J4 AF15 SATAICOMP 1 2
TRST# SATAICOMPI +3.3V_RUN
37D4R2F-GP
For EMI PCH_SPI_CLK R2413 1 2 15R2J-GP SPI_CLK_R BA2
PCH_SPI_CLK SPI_CLK
4
3
PCH_AZ_CODEC_BITCLK PCH_SPI_CS0# PCH_SPI_CS0# R2414 1 2 15R2J-GP SPI_CS#0_R AV3 RN2401
B PCH_AZ_CODEC_RST# SPI_CS0# B
SRN10KJ-5-GP
SPI_CS1#
R2415
1
DY 2
0R2J-2-GP
AY3 SPI_CS1# SATALED# T3 SATA_LED#
1
2
2
SPI
SC22P50V2JN-4GP PCH_SPI_DI PCH_SPI_DI AV1 V1 SATA_DET#1_R
1
SPI_MISO SATA1GP/GPIO19
IBEXPEAK-M-GP-NF
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
PCH (SPI/RTC/LPC/SATA/IHDA)
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 24 of 92
5 4 3 2 1
5 4 3 2 1
SSID = PCH
U2001F 6 OF 10
S_GPIO Y3 AH45
BMBUSY#/GPIO0 CLKOUT_PCIE6N
CLKOUT_PCIE6P AH46
SIO_EXT_SCI# SIO_EXT_SCI# C38 TACH1/GPIO1
PCH_GPIO6 D37 TACH2/GPIO6
D
CLKOUT_PCIE7N AF48 D
MISC
SIO_EXT_W AKE# J32 AF47
SIO_EXT_W AKE# TACH3/GPIO7 CLKOUT_PCIE7P
SIO_EXT_SMI# F10
SIO_EXT_SMI# GPIO8
1
C2501 PCH_GPIO12
SC47P50V2JN-3GP DY K9 LAN_PHY_PWR_CTRL/GPIO12 A20GATE U2 SIO_A20GATE
2
HOST_ALTERT#1 T7 GPIO15
DGPU_HOLD_RST# AA2 AM3 BCLK_CPU_N
SATA4GP/GPIO16 CLKOUT_BCLK0_N/CLKOUT_PCIE8N +1.05V_VTT
PCH_GPIO17 F38 AM1 BCLK_CPU_P
TACH0/GPIO17 CLKOUT_BCLK0_P/CLKOUT_PCIE8P
2
PCH_GPIO22 Y7 BG10
SCLOCK/GPIO22 PECI H_PECI
GPIO
R2504
1
PCH_GPIO24 H10 T1 SIO_RCIN# 56R2J-4-GP
C2502 GPIO24 RCIN#
SC47P50V2JN-3GP DY TPAD14-GP TP2502 1 PCH_GPIO27 AB12 BE10 H_PW RGD
1
GPIO27 PROCPWRGD
CPU
+3.3V_RUN PCH_GPIO28 V13 BD10 PCH_THERMTRIP_R 1 2
GPIO28 THRMTRIP# H_THERMTRIP#
RN2502 R2506 54D9R2F-L1-GP
PCH_GPIO22 1 10 STP_PCI# M11 STP_PCI#/GPIO34
PCH_GPIO37 2 9 PCH_GPIO38 Placed Within 2" from PCH
PCH_GPIO36 3 8 DGPU_HOLD_RST# CLK_SATA_OE# V6
PCH_GPIO48 S_GPIO SATACLKREQ#/GPIO35
4 7
2
5 6 PCH_TEMP_ALERT#_C PCH_GPIO36 AB7 SATA2GP/GPIO36 TP1 BA22
NCTF
VSS_NCTF_2
RSVD
TPAD14-GP TP2503 1 PCH_NCTF_1 A5 AK41
VSS_NCTF_3 TP12
RN2504 A50
PCH_GPIO17 VSS_NCTF_4
1 8 A52 VSS_NCTF_5 TP13 AK42
PCH_GPIO6 2 7 A53
SIO_EXT_SCI# VSS_NCTF_6
3 6 B2 VSS_NCTF_7 TP14 M32
SIO_EXT_W AKE# 4 5 B4 VSS_NCTF_8
B52 VSS_NCTF_9 TP15 N32
SRN10KJ-6-GP B53 VSS_NCTF_10
BE1 VSS_NCTF_11 TP16 M30
BE53 VSS_NCTF_12
BF1 VSS_NCTF_13 TP17 N30
B +3.3V_ALW B
BF53 VSS_NCTF_14
BH1 VSS_NCTF_15 TP18 H12
BH2 VSS_NCTF_16
PCH_GPIO24 2
R2515 DY 1
100KR2J-1-GP
BH52
BH53
VSS_NCTF_17 TP19 AA23
VSS_NCTF_18
BJ1 VSS_NCTF_19 NC_1 AB45
BJ2 VSS_NCTF_20
BJ4 VSS_NCTF_21 NC_2 AB38
RN2501 BJ49
PCH_GPIO12 TPAD14-GP TP2504 PCH_NCTF_2 VSS_NCTF_22
1 10 1 BJ5 VSS_NCTF_23 NC_3 AB42
SIO_EXT_SMI# 2 9 S3_RST_GATE# BJ50
PCH_GPIO28 PCH_GPIO45 TPAD14-GP TP2505 PCH_NCTF_3 VSS_NCTF_24
3 8 1 BJ52 VSS_NCTF_25 NC_4 AB41
HOST_ALTERT#1 4 7 PCH_GPIO11 BJ53
PCH_GPIO57 VSS_NCTF_26
5 6 D1 VSS_NCTF_27 NC_5 T39
D2 VSS_NCTF_28
SRN10KJ-L3-GP D53 VSS_NCTF_29 INIT3_3V# TP2506TPAD14-GP
E1 VSS_NCTF_30 INIT3_3V# P6 1
+3.3V_ALW TPAD14-GP TP2507 1 PCH_NCTF_4 E53 VSS_NCTF_31
TP24 C10
IBEXPEAK-M-GP-NF
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
PCH (GPIO/CPU)
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 25 of 92
5 4 3 2 1
5 4 3 2 1
SSID = PCH
+3.3V_RUN
1
DIS 2
R2601 0R2J-2-GP
+1.05V_VTT
U2001G POWER 7 OF 10 69mA
1.524A AB24 VCCCORE VCCADAC AE50 +VCCA_DAC_1_2
1
AB26 C2603 C2604 C2605 +3.3V_CRT_LDO
VCCCORE
SCD01U16V2KX-3GP
SCD1U10V2KX-5GP
C2602 C2601 AB28 VCCCORE VCCADAC AE52
UMA
SC10U6D3V5MX-3GP
SC10U6D3V5KX-1GP
D AD26
UMA UMA UMA2 D
2
SC1U10V2KX-1GP VCCCORE
CRT
DY AD28 AF53 1 2 1
2
VCCCORE VSSA_DAC L2602 HCB1608KF-181-GP R2602 0R2J-2-GP
AF26 VCCCORE
VCC CORE
AF28 VCCCORE VSSA_DAC AF51
AF30 VCCCORE
AF31 VCCCORE
AH26 VCCCORE
AH28 +3.3V_RUN
VCCCORE +3VS_VCCA_LVD
AH30
AH31
VCCCORE
AH38 2
UMA1 300mA
VCCCORE VCCALVDS C2606 R2603 0R3J-0-U-GP
AJ30 VCCCORE DIS
+1.05V_VTT
AJ31 VCCCORE VSSA_LVDS AH39 1
R2604
2
0R2J-2-GP
1
DY2 +1.8V_RUN
SCD1U10V2KX-5GP
AP43 +1.8VS_VCCTX_LVDS 1
UMA2 59mA
VCCTX_LVDS
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
AP45 L2603 0R5J-5-GP
VCCTX_LVDS
1
R2605 C2607 C2608
AT46 3.3V CRT LDO
LVDS
VCCTX_LVDS C2609
AK24 VCCIO VCCTX_LVDS AT45
DIS
DY SC10U6D3V5MX-3GP
0R2J-2-GP
2
TP2602
UMA UMA
1 TPAD14-GP VCCAPLLEXP BJ24
1
VCCAPLLEXP +5V_RUN +3.3V_CRT_LDO
VCC3_3 AB34
U2601
AN20 AB35 +3.3V_RUN
VCCIO VCC3_3
AN22 3 4
357mA
HVCMOS
VCCIO VIN VOUT
AN23
AN24
VCCIO VCC3_3 AD35 2
1
GND DY 5
VCCIO EN NC#5
1
AN26 C2611
VCCIO
1
+1.05V_VTT SCD1U10V2KX-5GP
C
AN28
BJ26
VCCIO C2612 DY RT9198-33PBG-GP C2613 DY C
3.208A
2
VCCIO SC1U10V2KX-1GP SC1U10V2KX-1GP
BJ28
2
VCCIO
AT26 VCCIO Second 74.09091.H3F
1
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
AU28
2
VCCIO
AV26
AV28
AW26
VCCIO
VCCIO VCCVRM AT24 35mA
VCCIO
AW28 VCCIO +1.05V_VTT
DMI
BA26 AT16 0R2J-2-GP
VCCIO VCCDMI +1.05VS_VCC_DMI R2606
BA28
BB26
BB28
VCCIO
VCCIO VCCDMI AU16 1 2 61mA +1.8V_RUN +3.3V_RUN
VCCIO
1
BC26 C2619
VCCIO
1
PCI E*
BC28 VCCIO SC1U6D3V2KX-GP R2607
BD26
DY R2608
2
+3.3V_RUN VCCIO 0R2J-2-GP
BD28 VCCIO 0R2J-2-GP
BE26 AM16 +V_NVRAM_VCCQ
VCCIO VCCPNAND
BE28 AK16
156mA
2
VCCIO VCCPNAND
BG26 VCCIO VCCPNAND AK20
1
1
SCD1U10V2KX-4GP BH27 AK15 C2620
VCCIO VCCPNAND SCD1U10V2KX-5GP
AK13
2
VCCPNAND
AN30 AM12
2
VCCIO VCCPNAND
NAND / SPI
B
357mA AN35 VCC3_3 +3.3V_RUN B
1
VCCAFDI_VRM AT22 VCCVRM[1] R2609
+1.05V_VTT TP2601 1 VCCFDIPLL
TPAD14-GP
BJ18 VCCFDIPLL VCCME3_3 AM8
AM9
85mA 0R2J-2-GP
VCCME3_3
FDI
AM23 AP11
2
VCCIO VCCME3_3 PCH_VCCME3_3
VCCME3_3 AP9
1
C2623
SCD1U10V2KX-5GP
IBEXPEAK-M-GP-NF
2
0924 SA +1.8V_RUN
R2610
VCCAFDI_VRM 1 2
0R2J-2-GP
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
PCH (POWER1)
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 26 of 92
5 4 3 2 1
5 4 3 2 1
1
AP53 Y24 C2705
VCCACLK VCCIO
VCCIO Y26
DYSC1U10V2KX-1GP
2
AF23 V28 +3.3V_ALW
VCCLAN VCCSUS3_3
VCCSUS3_3 U28
AF24 VCCLAN VCCSUS3_3 U26
D
VCCSUS3_3 U24 D
VCCSUS3_3 P28
1
DCPSUSBYP Y20 P26
DCPSUSBYP VCCSUS3_3 C2706
VCCSUS3_3 N28
1
C2703 N26 SCD1U10V2KX-4GP
2
SCD1U10V2KX-4GP VCCSUS3_3
AD38 VCCME VCCSUS3_3 M28
M26
2
VCCSUS3_3
AD39 L28
USB
VCCME VCCSUS3_3
VCCSUS3_3 L26
AD41 VCCME VCCSUS3_3 J28
+1.05V_VTT J26
VCCSUS3_3
AF43 H28
1.998A AF41
VCCME VCCSUS3_3
VCCSUS3_3 H26
G28
VCCME VCCSUS3_3
1
SC1U10V2KX-1GP
C2707 C2704 C2708 G26
VCCSUS3_3
SC10U10V5KX-2GP DY AF42 VCCME VCCSUS3_3 F28
F26
SC10U6D3V5MX-3GP
2
2
VCCSUS3_3 +3.3V_ALW +3.3V_ALW
V39 VCCME VCCSUS3_3 E28
E26
2
V42 B27 +3.3V_RUN
VCCME VCCSUS3_3 C2709 D2701
VCCSUS3_3 A28
Y39 A26 SCD1U10V2KX-4GP CH751H-40PT-GP
2
VCCME VCCSUS3_3
1
+1.05V_VTT C2710 +1.05V_VTT
L2702 DY Y41 U23
1
VCCME VCCSUS3_3
2
SC1U10V2KX-1GP
2
1 2 +1.05VS_VCCA_A_DPL Y42 V23 +5V_ALW D2702
IND-10UH-218-GP VCCME VCCIO
CH751H-40PT-GP
1
1
1
SC10U6D3V5MX-3GP +VCCRTCEXT V9 change 1uF
2
2
SCD1U10V2KX-4GP K49 +5VS_PCH_VCC5REF 1 2
L2703 V5REF
AU24 R2701 10R2J-2-GP
2
VCCVRM
PCI/GPIO/LPC
1 2 +1.05VS_VCCA_B_DPL DG update 1.62
1
IND-10UH-218-GP J38
VCC3_3
1
2
SC10U6D3V5MX-3GP VCCADPLLA VCC3_3 +3.3V_RUN
2
M36
73mA +1.05VS_VCCA_B_DPL BD51
BD53
VCCADPLLB
VCC3_3
N36
VCCADPLLB VCC3_3
1
+1.05V_VTT AH23 P36 C2718
VCCIO VCC3_3 SCD1U10V2KX-4GP
AJ35
2
VCCIO C2719
AH35 VCCIO VCC3_3 U35
1 2 +3.3V_RUN
1
VCCIO
AF32 VCCIO
AK3 VCCSATAPLL 1 TP2702
VCCSATAPLL TPAD14-GP
V12 DCPSST VCCSATAPLL AK1
+VCCSST
B +1.05V_VTT B
1
SCD1U10V2KX-4GP C2726
2
1
SCD1U10V2KX-4GP +1.8V_RUN C2727
P18 AT20 SC1U10V2KX-1GP
2
VCCSUS3_3 VCCVRM
2
U19
SATA
+3.3V_ALW VCCSUS3_3
PCI/GPIO/LPC
AH19
163mA U20 VCCSUS3_3
VCCIO
AD20
VCCIO
1
U22 VCCSUS3_3
C2728 AF22
SCD1U10V2KX-4GP +3.3V_RUN VCCIO
2
VCCIO AD19
V15 VCC3_3 VCCIO AF20
VCCIO AF19
1
VCC3_3 VCCIO
VCCIO AB20
+1.05V_VTT AB22
VCCIO +1.05V_VTT
AD22
1mA AT18 V_CPU_IO
VCCIO
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
AA34
CPU
VCCME
1
VCCME
A
+RTC_CELL
R2703 6mA <Core Design> A
RTC
0R2J-2-GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
Title
2
http://shop61654488.taobao.com
PCH (POWER2)
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 27 of 92
5 4 3 2 1
5 4 3 2 1
IBEXPEAK-M-GP-NF Title
http://shop61654488.taobao.com
PCH (VSS)
Size Document Number Rev
Berry X00
Date: W ednesday, October 14, 2009 Sheet 28 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 29 of 92
5 4 3 2 1
5 4 3 2 1
SSID = AUDIO
+AVDD +5V_RUN
D +3.3V_RUN D
+3.3V_RUN Close to codec R3002
1 2
SCD1U10V2KX-4GP
Close to codec
1
AUD_DVDDCORE 0R3J-0-U-GP +5V_RUN
C3006 +PVDD
C3005
SC1U6D3V2KX-GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C3001 SC1U10V2KX-1GP
2
2
1
C3003
C3004
SC10U6D3V5MX-3GP 1 2
C3002
R3003 0R3J-0-U-GP
2
U3001
SC1U10V2KX-1GP
SC10U6D3V5MX-3GP
SCD1U10V2KX-4GP
1
C3009
1
1
C3008
C3010
1 DVDD_CORE AVDD 27
AVDD 38 1 2
9 AUD_AGND R3004 0R3J-0-U-GP
2
PCH_AZ_CODEC_BITCLK DVDD
39
PVDD
3 45
DVDD_IO PVDD
13 AUD_SENSE_A
SENSE_A
1
2
AMP_MUTE# 47 15 C3013 470KR2J-2-GP From EC
AMP_MUTE# EAPD PORT_E_L G3001
16
PORT_E_R
DUMMY-C2
AUD_VREFOUT_B PUMP_CAPN 17
PORT_F_L AUD_PC_BEEP
35 18
CAP- PORT_F_R
1
C3014
PC_BEEP
12 AUD_PC_BEEP
1
SC2D2U25V5KX-1GP 36
2
CAP+
C3023
SC1U10V2KX-1GP
PUMP_CAPP
MONO_OUT
25 Trace width>15 mils
2
7
DVSS
33 22 AUD_CAP2
AVSS CAP2
30
26
AVSS
AVSS VREFFILT
21 AUD_VREFFLT Possible to remove for new IC
42 34 AUD_V_B
PVSS V-
49 37 AUD_VREG
GND VREG
SC4D7U6D3V3KX-GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC1U6D3V2KX-GP
C3016
92HD81B1A5NLGXUAX8-GP C3017
1
C3018
C3015
AUD_AGND
2
X01 will change to 92HD79B1
P/N:71.92H79.003 AUD_AGND AUD_AGND AUD_AGND AUD_AGND
R3015
47R2J-2-GP
DY +AVDD R3016 +AVDD
20KR2F-L-GP R3014
2
1 2 2 1
AUD_HP1_JD#
1
1
PCH_AZ_CODEC_SDOUT1
2
AUD_SENSE_A AUD_SENSE_B
0R3J-0-U-GP
1
1
C3019 R3021
SC1000P50V3JN-GP-U R3022 20KR2F-L-GP R3020
39K2R2F-L-GP 2 1
2
2 1
2
EXT_MIC_JD#
1
0R3J-0-U-GP
C3020 AUD_AGND
DY SCD1U10V2KX-4GP AUD_AGND
2
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
Audio Codec 92HD81B1
Size Document Number Rev
Custom X00
Berry
http://shop61654488.taobao.com
Date: Thursday, October 22, 2009 Sheet 30 of 92
5 4 3 2 1
5 4 3 2 1
D D
(Blanking)
C C
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 31 of 92
5 4 3 2 1
5 4 3 2 1
D D
(Blanking)
C C
B B
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
5 4 3 2
Size
Custom
Date:
Reserved
Document Number
Berry
Wednesday, October 14, 2009 Sheet
1
32 of
Rev
92
X00
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 33 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 34 of 92
5 4 3 2 1
A B C D E
4 4
3 3
(Blanking)
2 2
1 <Core Design> 1
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 35 of 92
A B C D E
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 36 of 92
5 4 3 2 1
5 4 3 2 1
10 mW solution remove
+KBC_PWR
R3701 +3.3V_RUN +3.3V_RUN
CAP close to VCC-GND pin pair
2 1
0R2J-2-GP
+3.3V_RTC_LDO SSID = KBC 20090702 Update 10mW circuit +KBC_PWR
VBAT R3704
2 1 DY
L3701 0R3J-0-U-GP 1 2 KBC_PWRBTN_EC# 2 1
1
+KBC_PWR R3703 0R2J-2-GP 100KR2J-1-GP
C3702 C3703 +3.3V_RTC_LDO
DY
1
SCD1U10V2KX-4GP SC2D2U10V3KX-1GP +3.3V_RTC_LDO
SC2D2U10V3KX-1GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC2D2U10V3KX-1GP
SCD1U10V2KX-4GP
2
Q2302 Madison 0707
1
1
KBC_SDA1 KBC_PWRBTN#
C3701
C3704
C3705
C3706
C3707
C3708
C3709
C3710
THERM_SDA 4 3 KBC_PWRBTN# 3
2
R3705 D3702
DY 5 2 2K2R2J-2-GP BAT54C-U-GP R3706
2
115
102
88
76
46
19
80
10KR2J-3-GP
2
4
U3701A 1 OF 2 KBC_SCL1 6 1
BAT_IN#
S
THERM_SCL
2
D D
GPIO41
VCC
VCC
VCC
VCC
VCC
AVCC
VDD
1
2N7002EDW-GP DISCRETE_ID KBC_ON# G Q3703
R3708
AD_IA
84.27002.F3F For 512MB/1GB VRAM option 1 DY 2 SI2301CDS-T1-GE3-GP
104 124 PCH_TEMP_ALERT# 0R2J-2-GP
VREF GPIO10/LPCPD# PLT_RST1#_1 AC_IN#_KBC
7
D
LRESET# +1.05V_VTT +3.3V_RUN +KBC_PWR
TP3704 1 KBC_GPIO91
97
98
GPI90/AD0 A/D LCLK
2
3
PCLK_KBC D3703
LPC_LFRAME#
1
GPI91/AD1 LFRAME# LPC_LAD0 +KBC_PWR BAT54C-U-GP
99 126
1
THERMTRIP_VGA# GPI92/AD2 LAD0 LPC_LAD1
PSID_EC 100 127 LPC_LAD[0..3]
DISCRETE_ID GPI93/AD3 LAD1 LPC_LAD2 R3710 E51_RxD
KBC_THERMTRIP#
108
GPIO05 LAD2
128
LPC_LAD3 2K2R2J-2-GP R3711
1
DY 2
10KR2J-3-GP 20090714
3 AC_IN#
96
GPIO04 LPC LAD3
1
125
SERIRQ INT_SERIRQ Q3704
8 PM_CLKRUN# C3711
2
GPIO11/CLKRUN# H_THERMTRIP_R# 2
122 1 G
SIO_RCIN# DY
. .
KBRST#
SUS_PWR_DN_ACK 101 121 SIO_A20GATE
1
GPI94 GA20 ECSCI#_KBC SCD1U16V2KX-3GP KBC_ON#
105 29 D
.
.
.
3.3V_RUN_VGA_EN KBC_GPIO96 GPI95 ECSCI#/GPIO54
TP3703
1
PCB_VER2
106
107
GPI96 D/A GPIO65/SMI#
9
123 ECSWI#_KBC
PANEL_BLEN
2 3 KBC_THERMTRIP# +KBC_PWR EC_ENABLE# S
GPI97 GPIO67/PWUREQ# H_THERMTRIP#
PH for Discrete 1 UMA 2 Q3705
R3714 10KR2F-2-GP PMBS3904-1-GP
Internal PL for UMA RN3701 2N7002E-1-GP
THERMTRIP_VGA#
EC3701
64 68 5 4
84.2N702.D31
SCD1U16V2KX-3GP
PM_SLP_S3# GPIO01/TB2 GPIO74/SDA2 KBC_SDA1
KBC_PWRBTN_EC# BAT_SCL
95 SMB 67 KBC_SCL1 6 3
1
AC_IN#_KBC GPIO03 GPIO73/SCL2 BAT_SDA
93 69 BAT_SDA 7 2
+KBC_PWR GPIO06 GPIO22/SDA1 ECRST#
R3715
LID_CLOSE#
PCB_VER0
94
119
GPIO07 GPIO17/SCL1
70 BAT_SCL
D3701
8 1
DY
2
KBC_BIOS_ID GPIO23
2 DIS 1 2K2R2J-2-GP 6 SIO_EXT_WAKE# 1 SRN4K7J-10-GP
GPIO24
1.0V_RUN_VGA_EN 109
PCB_VER1 GPIO30 ECSWI#_KBC RN3703 +KBC_PWR
120
65
GPIO31 SP GPIO66/G_PWM
81 1.8V_VGA_RUN_EN 3
KB_DET# 3 2
PWRLED# GPIO32/D_PWM
66 2 LCD_CBL_DET# 4 1
PWR_BTN_LED# GPIO33/H_PWM
WHITE_LED#_KBC 16
2
GPIO40/F_PWM ECSMI#_KBC SRN100KJ-6-GP
AD_OFF 17 84 BAS16PT-GP
GPIO42/TCK GPIO77 KBC_THERMTRIP# R3722
PCH_RSMRST# 20
GPIO43/TMS SPI GPIO76/SHBM
83 BLUETOOTH_EN
AC_IN#_KBC
2
R2516 2
1
1 100KR2J-1-GP
PM_SLP_S4# 21
22
GPIO44/TDI GPIO GPIO75
82
91
WIFI_RF_EN
1
D3704
R2517 100KR2J-1-GP
10KR2J-3-GP
PLTRST_DELAY# GPIO45/E_PWM GPIO81 WWAN_RADIO_DIS# SIO_EXT_SCI#
23
1
3V_5V_POK GPIO46/TRST# ECSCI#_KBC
PM_PWROK 24 3
GPIO47 PURE_HW_SHUTDOWN#
EC_SPI_WP#_R
EC_ENABLE#
25
26
GPIO50/TDO
111 2
X01 change location
GPIO51 GPO83/SOUT_CR/BADDR1 E51_TxD
27 113
C BLON_OUT
IMVP_VR_ON
PSID_DISABLE#
28
73
GPIO52/RDY#
GPIO53
GPIO70
GPIO87/SIN_CR
GPO84/BADDR0
112
E51_RxD
AC_PRESENT_EC BAS16PT-GP
+3.3V_RUN C
74 114 BLUETOOTH_EN R3712 1 2 10KR2J-3-GP
GFX_CORE_EN GPIO71 GPIO16 PM_LAN_ENABLE
75 14 1.5CPU_1.05VTT_PWRGD_KBC 1 2 S5_ENABLE R3713 1 2 10KR2J-3-GP
ME_UNLOCK# GPIO72 GPIO34 1.5CPU_1.05VTT_PWRGD
110 15 R3723 0R2J-2-GP IMVP_VR_ON R3717 1 2 10KR2J-3-GP
USB_PWR_EN# GPO82/TRIS# GPIO36 S5_ENABLE
SER/IR 1
D3705
RN3702
SIO_EXT_SMI#
SIO_A20GATE 2 3
44 KBC_VCORF 3 ECSMI#_KBC SIO_RCIN# 1 4
VCORF
1
C3712 2 SRN10KJ-5-GP
AGND
+3.3V_RUN SC1U6D3V2KX-GP
GND
GND
GND
GND
GND
GND
BAS16PT-GP
2
NPCE781BA0DX-GP
Vendor recomment FW can do it Vendor recomment can remove
116
89
78
45
18
5
103
1
1
10KR2J-3-GP
10KR2J-3-GP
R3727
R3728
R3729
10KR2J-3-GP
DY DY DY MB VERSION ID U3701B 2 OF 2
KCOL[0..16]
2
50 KCOL3
X01 0 0 1
1
KBSOUT3/TDI
10KR2J-3-GP
R3733
10KR2J-3-GP 30 48 KCOL5
R3731 X02 0 1 0 AMP_MUTE# GPIO55/CLKOUT KBSOUT5/TDO
KBSOUT6/RDY#
47 KCOL6
10KR2J-3-GP 63 43 KCOL7
A00 0 1 1 IMVP_PWRGD
PM_PWRBTN# 117
GPIO14/TB1
KBC
KBSOUT7
42 KCOL8
2
B GPIO24 GPIO5
R3746 0R2J-2-GP LCD_TST
TPDATA
10
71
GPIO27/PSDAT2
GPIO26/PSCLK2
GPIO35/PSDAT1 KBSIN0
54 KROW0
KROW1
KROW[0..7]
B
TPCLK 72
GPIO37/PSCLK1 PS/2 KBSIN1
55
56 KROW2
UMA 0 0 KBSIN2
KBSIN3
57 KROW3
58 KROW4
Madisan 1 1 EC_SPI_DI 86
F_SDI
KBSIN4
KBSIN5
59 KROW5
1 2 EC_SPI_DO_C 87 60 KROW6
Park 1 0 EC_SPI_DO
EC_SPI_CS#
R3745 33R2J-2-GP 90
F_SDO
F_CS0# FIU
KBSIN6
KBSIN7
61 KROW7
R3734 1 2 33R2J-2-GP EC_SPI_CLK_C
Reserved 0 1 For EMI EC_SPI_CLK 92
F_SCK
85 ECRST#
VCC_POR#
EC3702 EC3703
SC470P50V2JN-GP SC470P50V2JN-GP
DY DY
2
ECRST#
2 1 PLT_RST1#_1
PLT_RST#
R3716 0R2J-2-GP
1
C3716 C3714
DY
2
SC1U6D3V2KX-GP SC470P50V2JN-GP
PURE_HW_SHUTDOWN# 1
2
DY
2
Q3701
3
PMBS3906-GP
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
Size
KBC Nuvoton NPCE781BA0DX Rev
Document Number
A2
Berry X00
Date: Thursday, October 22, 2009 Sheet 37 of 92
5 4 3 2 1
5 4 3 2 1
D D
(Blanking)
C C
B B
<Core Design>
A
Wistron Corporation A
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
Reserved
http://shop61654488.taobao.com Size
A4
Document Number
Berry
Date: Wednesday, October 14, 2009 Sheet 38 of
Rev
92
X00
5 4 3 2 1
5 4 3 2 1
+5V_RUN +3.3V_RUN
SSID = Thermal
1
1
1
R3901
C3902 C3901 10KR2J-3-GP
SC10U6D3V5MX-3GP SCD1U16V2KX-3GP
2
+3.3V_RUN EMC2102_FAN_TACH
1. Place near CPU PWM CORE and PCH. EMC2102_FAN_TACH
D Layout notice : R3902 D
near EMC2102
2
C3905 must be near Q3901
C3903
SCD1U16V2KX-3GP
1
2
1
C3904 C3905 +3.3V_RUN
1 SC470P50V2JN-GP SC470P50V2JN-GP
Q3901 DY THERM_SCL
RN3901
THERM_SDA
2
2
PMBS3904-1-GP THERM_SCL 3 2
3
THERM_SDA 4 1
SRN4K7J-8-GP
29
28
27
26
25
24
23
22
U3901
SRN10KJ-5-GP
GND
TACH
VDD_5Va
FANa
FANb
VDD_5Vb
SMCLK
SMDATA
EMC2102_DN2_UMA THERM_POWER_OK# 3 2
THERMTRIP# 4 1
2
C3906
SC470P50V2JN-GP RN3902
UMA 1
DY
2
Q3902 1 21
3
VDD_3V NC#21
2
PMBS3904-1-GP EMC2102_DP2_UMA
0R2J-2-GP
R3903 EMC2102_DN1 2 20
DN1 GND
2
3 DP1 ALERT# 19
Layout notice : +3.3V_RUN
UMA EMC2102
1
EMC2102_DP2 5 17 EMC2102_CLK_SEL 1 2
DP2 CLK_SEL R3905 0R2J-2-GP
Reserved DISCRETE
DIS EMC2102_DN3 6 16 EM2102_RESET# 1 GND = Internal Oscillator Selected
DN3 RESET#
1
THERMTRIP#
POWER_OK#
SYS_SHDN#
FAN_MODE
SHDN_SEL
DIS
TRIP_SET
VGA_THERMDA 1 2
R3907 0R2J-2-GP
NC#8
3.VGA Sensor(DISCRETE Only) GND = Channel 1 Main G7922R61U for GMT P/N:74.07922.0B3
EMC2102-DZK-GP
OPEN = Channel 3 SEC. EMC2102 for SMSC P/N:74.02102.A73
10
11
12
13
14
Layout notice :
Both VGA_THERMDA and VGA_THERMDC routing +3.3V = Disabled
10 mil trace width and 10 mil spacing.
R3908
2 EMC2102_SHDN THERM_POWER_OK#
DY 1 THERMTRIP#
C3907 must be near Q3902 10KR2J-3-GP
+3.3V_RUN
R3909
2
THERM_SYS_SHDN#
C3908 C3909 2 EMC2102_FAN_mode
1 SC470P50V2JN-GP SC470P50V2JN-GP DY 1
. .
1
0R2J-2-GP D PURE_HW_SHUTDOWN#
.
.
.
1
Layout notice : GND = Fan is OFF C3910 R3913
Both DN3 and DP3 routing 10 mil S SCD1U16V2KX-3GP 10KR2F-2-GP
trace width and 10 mil spacing.
OPEN = Fan is at 60% full-scale
2
+3.3V = Fan is at 75% full-scale
2
2N7002E-1-GP
1
1
PCH_SUSCLK_2102 C3911 R3914
SCD1U16V2KX-3GP 2K37R2F-GP
32K suspend clock output
2
D
2
T8 shutdown is set 88 deg-C.
. Q3905
2N7002E-1-GP
.
.
. . 84.2N702.D31
G
R3915
RUN_ENABLE CLK_32K_R 1 2 CLK_32K
10R2J-2-GP
1
A C3913 A
DY SC4D7P50V2CN-1GP
<Core Design>
2
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com 5 4 3 2
Size
Custom
Date:
Thermal/Fan Controllor EMC2102
Document Number
Berry
Thursday, October 22, 2009 Sheet
1
39 of
Rev
92
X00
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 40 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 41 of 92
5 4 3 2 1
5 4 3 2 1
E
R4201
H_PW RGD_R
H_PW RGD 1
DY 2 B
DY Q4201
1
1KR2J-1-GP C4202 CHT2222APT-GP
C
SCD1U10V2KX-4GP
BAS16PT-GP DY
2
D 2 D
3 PURE_HW _SHUTDOW N#
3V_5V_EN 1
D4201
1
1 2 S5_ENABLE
R4203 1KR2J-1-GP
R4202
200KR2J-L1-GP
DY
2
U4201
5 D G 4
R4204 6 D S 3 +5V_RUN Comsumption
100KR2J-1-GP 7 D S 2
C
1
8 D S 1
Peak current 7.73A C
1
R4205 C4203
5V_RUN_ENABLE SI4800BDY-T1-GP SC10U6D3V5KX-1GP
1 2
2
+3.3V_RTC_LDO
1
10KR2J-3-GP
C4201 84.04800.D37
100KR2J-1-GP SC6800P25V2KX-1GP
PS_S3CNTRL
2
R4207
1 2 PS_S3CNTRL
D G S
+3.3V_RUN
6
1
PM_SLP_S3#
R4211 C4205
RUN_ENABLE 3.3V_RUN_ENABLE SI4800BDY-T1-GP SC10U6D3V5KX-1GP
RUN_ENABLE 1 2
2
1
10KR2J-3-GP
B C4207 84.04800.D37 B
SCD01U50V2KX-1GP
2
DY
R4213
220R2J-L2-GP 2 +1.5V_SUS
+1.5V_RUN_CPU +1.5V_RUN
Peak current 3A
+1.5V_RUN for Mini-Card Comsumption
Peak current 1A
2
DY
DISCHARGE_1D5V_CPU_C
R4214 1 2 1 2
0R5J-5-GP R4215 0R5J-5-GP
R4219 1 2 1
DY 2 Total= 11.39A
0R5J-5-GP R4220 0R5J-5-GP
5 D G 4 <Core Design>
A . Q4206 C4208 A
2N7002E-1-GP R4227 SC10U6D3V5KX-1GP
2
SIR460DP-T1-GE3-GP
. 1 21.5V_RUN_ENABLE
. .
. 84.2N702.D31 Wistron Corporation
10KR2J-3-GP 21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
1
C4210
SCD01U50V2KX-1GP Title
2
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 43 of 92
5 4 3 2 1
5 4 3 2 1
Batt Connecter
+VCHGR
1
PG4401
2 1 PC4402 PC4401
D BATT_SENSE SCD1U50V3KX-GP SC2200P50V2KX-2GP BATT1 D
2
GAP-CLOSE-PWR-3-GP 10
1
2
R4401 1 2 100R2J-2-GP PBAT_SMBCLK1 3
BAT_SCL
R4402 1 2 100R2J-2-GP PBAT_SMBDAT1 4
BAT_SDA
R4403 1 2 100R2J-2-GP PBAT_PRES1# 5
BAT_IN#
PR4401 6
+KBC_PWR 2 1 AFTP4401 1BAT_ALERT 7
8
470KR2J-2-GP 9
11
ALP-CON9-2-GP
20.81316.009
C
For actual location, need to be swap all pin C
BAT_IN#
BAT_SDA
BAT_SCL
AFTP4402 1 PBAT_PRES1# PD4401
3
AFTP4403 1 PBAT_SMBDAT1 PD4402 PD4403
3
3
B AFTP4404 1 PBAT_SMBCLK1 1 2 B
AFTP4405 1 +VCHGR 1 2 1 2
BAV99-8-GP
BAV99-8-GP BAV99-8-GP
+KBC_PWR
<Core Design>
A
Wistron Corporation A
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
BATT CONN
http://shop61654488.taobao.com Size
A4
Document Number
92
X00
5 4 3 2 1
5 4 3 2 1
1
5 D G 4 3 S D 6
PR4503
G D
100KR2J-1-GP
+DC_IN_SS 4 5
AO4407A-GP
1
AO4407A-GP
2
Id=-12A PG4502
10KR2J-3-GP
D PG4503 D
PR4504
PR4513_03
2
Qg=-25nC
1
GAP-CLOSE-PWR-3-GP GAP-CLOSE-PWR-3-GP
Id=-12A
2
Rdson=10~38mohm PR4506
10KR2F-2-GP
PR4533_02 2
2
+DC_IN_SS Qg=-25nC
PG4501
PG4506
PG4504
PG4505
PR4505
470KR2J-2-GP
GAP-CLOSE-PWR-3-GP
GAP-CLOSE-PWR-3-GP
GAP-CLOSE-PWR-3-GP
GAP-CLOSE-PWR-3-GP
1
DY Rdson=10~38mohm
2 1
2
PQ4502_03
1
PR4507
PQ4502_05
0R2J-2-GP PR4524_03
PQ4501
316KR3F-2-GP
1
0R2J-2-GP
3 4
0R2J-2-GP
1
PR4508
PR4510
PR4509
BQ24745_ACOK 2 5
2
1 6 CHAGER_SRC
SCD1U50V3KX-GP
2
2N7002EDW-GP 1 2
SC2200P50V2KX-2GP
PC4502
84.27002.F3F
PC4504
SCD1U50V3KX-GP
SCD1U25V2ZY-1GP
2
2 PR4511 1 CHAGER_SRC
SC1U6D3V2KX-GP
1
EC4501
EC4502
PC4503 CHG_AGND
1
0R2J-2-GP PC4505
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SCD1U50V3KX-GP
DY
ICREF
1
PR4513
PC4506
PC4507
PC4508
PC4509
SCD1U50V3KX-GP BQ24745_DCIN BQ24745_CSSP1
33R3J-2-GP
22 28 2
DY DY
2
DCIN CSSP
1
5
6
7
8
2
SI4800BDY-T1-GP
BQ24745_ACIN 2 SCD1U50V3KX-GP
DY DY
PU4504
PR4514 48K7R3F-1-GP
ACIN
D
D
D
D
BQ24745_REF 27 BQ24745_CSSN CHG_AGND
+KBC_PWR
2
BQ24745_LDO CSSN BQ24745_ICOUT
2 10KR2F-2-GP
11 26
2
VDDSMB ICOUT PR4517
10KR2F-2-GP
PD4501
Charger Current=1.4~3.6A
1
1
PR4516
0R3J-0-U-GP CHG_AGND
SCD01U50V2KX-1GP
1
C
PC4501 PR4512 C
25 BQ24745_BOOT_1
1 2BQ24745_BST1 K A 1 2
SCD1U10V2KX-4GP 0R2J-2-GP BOOT modify +VCHGR
1
PC4510
PR4515
BQ24745_LDO PC4511
G
S
S
S
DY 2 1 BQ24745_ACOK VDDP 21
SD103AWS-1-GP SCD1U50V3KX-GP
2
4
3
2
1
13 ACOK
CHG_AGND
2
ACAV_IN BQ24745_CHARGER_UGATE
2
UGATE 24
1
2 1 BAT_SCL_1 10 1 2 PC4513 +VCHGR1 +VCHGR
BAT_SCL SCL PL4501
PG4507 GAP-CLOSE-PWR-3-GP PC4512 SC3300P50V3KX-1GP PR4519
DY
1
SCD1U50V3KX-GP BQ24745_LX1
15K8R3F-GP
23 1 2 1 2 1 2
2009/08/04
2
PHASE 0R3J-0-U-GP PR4518 IND-5D6UH-43-GP D01R2512F-3-GP
GAP-CLOSE-PWR-3-GP
GAP-CLOSE-PWR-3-GP
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SC10U25V6KX-1GP
BAT_SDA_1 BQ24745_PHASE_GND
DY BAT_SDA 2 1 9 SDA 1 2
DY
1SMA18AT3G-GP
PR4520
SCD1U50V3KX-GP
20
K
LGATE
PC4515
PC4516
PC4517
PC4518
PC4519
SC220P50V2JN-3GP
5
6
7
8
2
SI4800BDY-T1-GP
1
PG4510
PG4509
PD4502
2009/06/24 DY
PU4505
PR4501
D
D
D
D
2 1 14 19
AD_IA NC#14 PGND DY
SCD1U50V3KX-GP
0R2J-2-GP
2
18 BQ24745_CSOP_1
A
CHG_AGND CSOP
2
CSON 17
BQ24745_VICM
G
S
S
S
8
PC4520
4K7R2J-2-GP
4
3
2
1
SC220P50V2JN-3GP
1
1
PR4522
PR4521
200KR2F-L-GP
0R2J-2-GP
8K45R2F-2-GP
SCD1U50V3KX-GP
PR4524
1 2
2
PR4525
BQ24745_EAI 0R2J-2-GP
1BQ24745_FBO1
5 16
2
EAI NC#16
2
PC4522 BQ24745_EAO 4
PR4526 EAO
1
PC4523
1 2SC2200P50V2KX-2GP BQ24745_REF 3 VREF
1
2 1PR4526_01
2 7K5R2F-1-GP
1 1 2 BQ24745_CE 7 PR4528
1
PC4521 PR4527 CE BQ24745_CSON
DY 12 15
GND
SCD1U50V3KX-GP
SCD1U10V2KX-4GP
1 2 BAT_SENSE 2
2
2
B 1 B
PC4531
BATT_SENSE
DY PC4527 SC56P50V2JN-2GP DY
2
PU4501
PC4526 DY
29
SCD01U50V2KX-1GP
1
PC4530
BQ24745RHDR-GP
DY
SCD1U50V3KX-GP
1
PR4529
1K8R6J-GP
DY
SCD1U25V2ZY-1GP
PC4528
2
PC4532
PR4530
2 1
PC4529 DY DY
SCD01U50V2KX-1GP
SC1U6D3V2KX-GP 0R2J-2-GP
2
2
CHG_AGND
CHG_AGND
CHG_AGND CHG_AGND
This Resistor
must be 1%
tolerance.
AC_IN#
D
1
PC4533
DY . Q4502
2N7002E-1-GP
SCD1U25V2ZY-1GP
2
.
. .
.
S
A ACAV_IN A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com 5 4 3 2
Size
Custom
Date:
Document Number
Berry
Thursday, October 22, 2009
CHARGER BQ24745
Sheet
1
45 of
Rev
92
X00
A B C D E
+3.3V_ALW_2
51125_VCLK
1
PC4603 PC4604
SC1KP50V2KX-1GP
PC4602
PR4602 SCD1U25V3KX-GP SCD1U25V3KX-GP
100KR2J-1-GP
2
2
PD3903_1
PD3904_1
51125_ENTRIP
D
51125_ENTIP1
3
.
1
Q4601
2N7002E-1-GP .
.
PC4601 DY PR4601 PD4601 PD4602
SC18P50V2JN-1-GP
. . 91KR2F-GP BAT54S-5-GP BAT54S-5-GP
4
4
84.2N702.D31 PQ4602
4
1
2N7002EDW-GP +15V_ALW +5V_PWR
84.27002.F3F
PD3903_04
PG4605
3
3V_5V_EN
1 2 PD3903_2
51125_ENTIP2 GAP-CLOSE-PWR-3-GP
1
PC4605
1
SC1U25V3KX-1-GP PC4606
SC18P50V2JN-1-GP
1
PR4603 SCD1U25V3KX-GP
2
1
DY 100KR2F-L1-GP
PC4607
PC4608
2
SCD1U25V3KX-GP
2
TPS51125 RT8205B
PR4622 DY ASM
+PWR_SRC +PWR_SRC
PR4622 +PWR_SRC
51125_EN 1 2
PC4612
SC10U25V6KX-1GP
820KR3J-GP PC4613
1
PC4609 PC4610 PC4611 TPS51125 RT8205B
1
1
SCD01U50V2KX-1GP
SCD01U50V2KX-1GP
PR4605 0R3J 4R7
DY
SC10U25V6KX-1GP
SC10U25V6KX-1GP
DY
2
TPS51125 RT8205B +5V_PWR
D D PC4614 PC4616 PC4617 +5V_ALW
2
8
7
6
5
5
6
7
8
1
PR4604 0R3J 4R7 PG4613
D
D
D
D
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SCD01U50V2KX-1GP
D
D
D
D
PU4602 PU4603 DY 2 1
16
FDS8880-NL-GP FDS8880-NL-GP
2
PU4601 GAP-CLOSE-PWR
PG4614
VIN
Design Current =9.07A PC4615 Design Current = 8.48A 2 1
G
S
S
S
SCD1U25V3KX-GP PR4604 PR4605 SCD1U25V3KX-GP
S
S
S
G
14.25A<OCP<16.84A 4D7R3J-L1-GP 4D7R3J-L1-GP PC4618 13.32A<OCP< 15.75A
G S GAP-CLOSE-PWR
1
2
3
4
4
3
2
1
51125_VBST2_1 1 251125_VBST2 51125_VBST1 1 51125_VBST1_1
S G 2 1 9
VBST2 VBST1
22 2 1 2
2
PG4615
1
+3.3V_ALW PL4601 51125_DRVH2 10 21 51125_DRVH1 +5V_PWR
DRVH2 DRVH1 PL4602
GAP-CLOSE-PWR
3 1 2 51125_LL2 11 20 51125_LL1 1 2 PG4616 3
IND-3D3UH-115-GP LL2 LL1 IND-2D2UH-46-GP-U 2 1
1
1
PC4619 PTC4601 DRVL2 DRVL1
D GAP-CLOSE-PWR
8
7
6
5
5
6
7
8
ST220U6D3VDM-15GP
PR4606 PG4617
DY DY DYPR4607
D
D
D
D
ST100U6D3VBM-5GP
SCD1U10V2KX-4GP
D
D
D
D
1
VO2 VO1
GAP-CLOSE-PWR-3-GP
FDS6676AS-GP
SCD1U10V2KX-4GP
FDS6676AS-GP 2D2R5F-2-GP PTC4604
151125_LL1_R
2
GAP-CLOSE-PWR-3-GP
ST220U6D3VDM-15GP
51125_FB2 5 2 51125_FB1 GAP-CLOSE-PWR
DY
2
VFB2 VFB1
ST100U6D3VBM-5GP
PG4618
2
2 1
2
2
G
S
S
S
2 51125_EN 3V_5V_POK
1
DY820KR2F-GP 13 23
S
S
S
G
4
3
2
1
PC4621 S G 51125_ENTIP2 6 1 51125_ENTIP1 PG4619
SC330P50V3KX-GP 51125_VREF ENTRIP2 ENTRIP1 PC4622 2 1
DY
2
3 15 SC560P50V-GP
DY
2
VREF GND GAP-CLOSE-PWR
1
SCD22U10V2KX-1GP
PC4623
51125_TONSEL 4 25 PG4620
TONSEL GND
2 1
1
PR4611
2
1
1
0R2J-2-GP 51125_SKIPSEL DY PG4621
PR4609 DY PR4612 2 1
VREG3
VREG5
6K65R2F-GP 33KR2F-GP
1 2
TPS51125RGER-GP 51125_FB1_R GAP-CLOSE-PWR
2
1 2
51125_FB2_R 74.51125.073
2
PC4624 DY
3D3V_AUX_S5_5_51125 8
17
PC4625 +5V_ALW2 +3.3V_ALW SC18P50V2JN-1-GP
DY
2
SC18P50V2JN-1-GP +3.3V_ALW_2
PG4635
2
1
1 2
1
2
2 1
+3.3V_ALW_2 DY 3V_5V_POK
2
SC22U6D3V5MX-2GP
0R2J-2-GP
PC4628
51125_VREF 2 PR4618
1
1
1
0R2J-2-GP PC4626 PC4627
Close to VFB Pin (pin5) PR4619 SC4D7U6D3V3KX-GP
DY
SC10U10V5KX-2GP
+3.3V_ALW_2 2
DY0R2J-2-GP
1 I/P cap: 10U 25V K1206 X5R/ 78.10622.52L
2
2 2
PR4620
Inductor: 2.2uH PCMC063T-2R2MN Cyntec 18mohm/20mohm Isat =14Arms 68.2R210.20B
2 1 O/P cap: 220U 6.3V PSLV0J227M(25) 25mOhm 2.236Arms NEC_TOKIN/77.C2271.00L
DY0R2J-2-GP O/P cap: 100U 6.3V TEPSLB20J107M(45)8R 45mOhm 1.374Arms NEC_TOKIN/77.C1071.081
H/S: FDS8880 9.6mohm/[email protected]/ 84.08880.037
I/P cap: 10U 25V K1206 X5R/ 78.10622.52L +3.3V_ALW_2 +3.3V_RTC_LDO L/S: FDS6676AS 5.9mOhm/[email protected]/ 84.06676.A37
Inductor: 3.3UH PCMB104T-3R3MS Cyntec 10.8mohm/11.8mohm Isat =16Arms 68.3R310.20C TPS51125 RT8205B PR4621
O/P cap: 220U 6.3V PSLV0J227M(25) 25mOhm 2.236Arms NEC_TOKIN/77.C2271.00L PR4614 DY ASM 1 2
O/P cap: 100U 6.3V TEPSLB20J107M(45)8R 45mOhm 1.374Arms NEC_TOKIN/77.C1071.081 PR4617 ASM DY
0R2J-2-GP
H/S: FDS8880 9.6mohm/[email protected]/ 84.08880.037
L/S: FDS6676AS 5.9mOhm/[email protected]/ 84.06676.A37
TPS51125:
RT8205B:
1 1
TONSEL CH1 CH2
GND 200kHz 250kHz
VREF 300kHz 375kHz
VREG3 365kHz 460kHz Bom
http://shop61654488.taobao.com
Title
+PWR_SRC
PM_DPRSLPVR
1
+PWR_SRC VR_CLKEN# PC4706 PC4703 PC4704 PC4705
IMVP_VR_ON
DY
SCD1U50V3KX-GP
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SC10U25V6KX-1GP
2
2
5
6
7
8
H_VID[6..0]
D
D
D
D
SI7686DP-T1-GP
PU4702
1
TC4702 TC4703 +3.3V_RUN
H_VID6
H_VID5
H_VID4
H_VID3
H_VID2
H_VID1
H_VID0
DY DY
SE100U25VM-11GP
SE100U25VM-11GP
2
G
S
S
S
4
3
2
1
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
UGATE1 +VCC_CORE
PL4701
D D
PHASE1 1 2
1
IND-D36UH-9-GP
PR4775
2D2R5J-1-GP
1
PR4745
5
6
7
8
1
1K91R2F-1-GP PTC4703 PTC4702
D
D
D
D
SIR460DP-T1-GE3-GP
GAP-CLOSE-PWR-3-GP
GAP-CLOSE-PWR-3-GP
PU4703 DY
62883_DPRSLPVR 2
1SNUBBER_1
PR4735
PR4749
PR4773
PR4718
PR4755
PR4746
PR4730
PR4762
PR4729
PR4766
ST330U2VDM-4-GP
SE220U2VDM-12GP
2
2
PG4708
PG4706
2
1
62883_CLK_EN#
62883_VR_ON
PC4718
SC330P50V2KX-3GP
62883_VID6
62883_VID5
62883_VID4
62883_VID3
62883_VID2
62883_VID1
62883_VID0
S
S
S
4 G
3
2
1
2
DY
+VCC_CORE_PHASE1
2
+3.3V_RUN LGATE1
PHASE1_R
40
39
38
37
36
35
34
33
32
31
1
CLK_EN#
VID6
VID5
VID4
VID3
VID2
VID1
VID0
DPRSLPVR
VR_ON
1K91R2F-1-GP +5V_ALW PR4756 10KR2F-2-GP 52.8A<OCP<67.2A
VSUM+ 1 2
PR4772 PR4767 3K65R3F-GP
2
1
NTC 470K close to H/S MOSFET of Phase1 PR4781 147KR2F-GP PC4710 4K02R2F-GP PR4738 10KR2F-2-GP
1 DY 2H_PROCHOT#_R 4 27 SCD22U16V3KX-1-GP PR4751
H_PROCHOT# PR4771 PR4758 VR_TT# VSSP2 0R3J-0-U-GP
1 DY 2 6266A_NTC_R1 DY2 NTC-470K-1-GP 4K02R2F-GP 62883_NTC 5 ISL62883HRZ-T-GP 26 LGATE2 +PWR_SRC
PR4774 NTC LGATE2
2
4K02R2F-GP 1 DY2 62883_VW 6 25 62883_VCCP
SCD01U25V2KX-3GP VW VCCP
PC4737 1 2 62883_COMP 7 24 62883_PWM3 PC4708 PC4732 PC4715 PC4713 PC4714 PC4712
COMP PWM3/LGATE1#
1
PR4726
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SCD1U50V3KX-GP
8K06R2F-GP 62883_FB LGATE1
8
FB LGATE1
23 DY
SC10U25V6KX-1GP
2
2
1 2 ISEN3 9 22
5
6
7
8
ISEN3/FB2 VSSP1
1
D
D
D
D
SCD22U10V2KX-1GP
SI7686DP-T1-GP
C PC4719 PC4702 ISEN2 10 21 PHASE1 PU4704 C
ISEN2 PHASE1
SCD22U16V3KX-1-GP
SC1KP50V2KX-1GP
1
UGATE1
+1.05V_VTT
SCD22U10V2KX-1GP
PC4709
PC4707
BOOT1
ISUM+
2
ISEN1
ISUM-
VSEN
IMON
PR4744 41
VDD
RTN
2
GND
VIN
1 DY 2 1 2
2
G
S
S
S
PC4738 PR4723
2
0R2J-2-GP SC33P50V2JN-3GP 0R2J-2-GP
11
12
13
62883_ISUM- 14
15
16
17
18
19
20
4
3
2
1
PR4786
UGATE1
DY DY 100KR2F-L1-GP
1
ISEN3 1 2 1 262883_COMP_R
1 2 ISEN1 PR4722 UGATE2 +VCC_CORE
62883_VIN
62883_VDD
PL4702
PC4735 PC4740 PR4752 BOOT1 1 2BOOT1_PHASE1
1
1
PR4728
2D2R5J-1-GP
2
5
6
7
8
1
1 2 +PWR_SRC PR4776 PC4730 PTC4705 PTC4704
D
D
D
D
SIR460DP-T1-GE3-GP
GAP-CLOSE-PWR-3-GP
GAP-CLOSE-PWR-3-GP
VSUM- SCD22U10V2KX-1GP PR4731 PC4734 PU4705
6K98R2-GP
1 2 1 2 1 2 DY
ST330U2VDM-4-GP
SE220U2VDM-12GP
+5V_ALW
1SNUBBER_2
2
2
PC4722
PG4712
PG4713
PC4716 PR4759
1
1
1 262883_FB_VSEN1 2 1 1R2F-GP 0R2J-2-GP SC1U10V2KX-1GP PR4734
2
PR4714 BOOT3 1 2 6208_PHASE3
PR4712
6208_FCCM
S
S
S
562R2F-GP SC390P50V2KX-GP PC4729
PC4733
2
SC330P50V2KX-3GP
VSS_SENSE
2
2
SC1U10V2KX-1GP
1 2 SCD22U25V3KX-GP 2D2R3J-2-GP
6208_PWM
4
3
2
1
2
PC4723
1
PU4706 SCD22U16V3KX-1-GP DY
1
2KR2F-3-GP LGATE2
VCC
BOOT
PHASE2_R
+VCC_CORE_PHASE2
VSUM+
2 7 PHASE3
1
1
PC4717 PC4741 PWM PHASE UGATE3
8
UGATE
SCD33U16V3KX-1GP
SCD01U16V2KX-3GP
GND
GND
1
PR4739 3K65R3F-GP
VSUM_RC
11KR2F-L-GP
ISL6208CRZ-TGP-U VSUM- 1 2
2
9
3
VCC_SENSE PR4708 1R2F-GP
ISEN1 1 2
2
1
VSS_SENSE +PWR_SRC
B PR4748 B
1
1 2 VSUM-
2
1
PC4731
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SCD1U50V3KX-GP
SCD1U25V3KX-GP
Intel support POC (Power On Configuration). DY
2
2
5
6
7
8
+1.05V_VTT
D
D
D
D
SI7686DP-T1-GP
PG4715 PU4707
1 2
PR4737 PR4701 PR4709 PR4732 PR4713 PR4705 PR4769 PR4724 PR4753 GAP-CLOSE-PWR-3-GP
1
G
S
S
S
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
4
3
2
1
DY DY DY DY
UGATE3 +VCC_CORE
PL4703
2
PHASE3 1 2
H_VID0 IND-D36UH-9-GP
H_VID1
PR4740
2D2R5J-1-GP
5
6
7
8
1
GAP-CLOSE-PWR-3-GP
GAP-CLOSE-PWR-3-GP
H_VID2 PTC4706 PTC4707
D
D
D
D
SIR460DP-T1-GE3-GP
H_VID3 PU4708
PG4701
PG4714
H_VID4 DY
ST330U2VDM-4-GP
ST330U2VDM-4-GP
2
2
1SNUBBER_3
1
H_VID5
H_VID6
2
PM_DPRSLPVR
S
S
S
PSI#
PC4739
SC330P50V2KX-3GP
2
4
3
2
1
PR4715 PR4702 PR4768 PR4743 PR4727 PR4710 PR4706 PR4703 PR4777
1
DY
PHASE3_R
+VCC_CORE_PHASE3
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
1KR2J-1-GP
2
LGATE3
DY DY DY DY DY
2
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
ISL62883_CPU_CORE
Size Document Number Rev
A2 Berry X00
Date: Thursday, October 22, 2009 Sheet 47 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 48 of 92
5 4 3 2 1
5 4 3 2 1
+PWR_SRC +PWR_SRC_VTT
TPS51218 for +1.05V_VTT
PG4901
1 2
GAP-CLOSE-PWR
PG4902
1 2
+PWR_SRC_VTT
GAP-CLOSE-PWR
PG4903
1 2
GAP-CLOSE-PWR
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SCD1U25V2KX-GP
D PG4904 D
1 2
DY
2
PC4906
PC4902
PC4904
PC4903
GAP-CLOSE-PWR
PG4907
1
5
6
7
8
5
6
7
8
1 2 PU4902 PU4903
D
D
D
D
D
D
D
D
DIS(Arrandale 1.05V_VTT)
SIS406DN-T1-GE3-GP
SIS406DN-T1-GE3-GP
GAP-CLOSE-PWR
Design Current = 20.57A
30.79A<OCP<36.39A
S
S
S
S
S
S
G
G
1.5CPU_1.05VTT_PWRGD
PU4901 PC4908
4
3
2
1
4
3
2
1
PR4902 SCD1U25V3KX-GP
PR4901 1 11 2D2R3J-2-GP
51218_VTT_TRIP PGOOD GND 51218_VBST_VTT +1.05V_VTT
1 2 2 10 1 251218_VBST_VTT12 1 PL4901
80K6R2F-GP 51218_VTT_EN TRIP VBST 51218_DRVH_VTT
3 9
51218_VTT_VFB EN DRVH 51218_SW_VTT
4 8 1 2
51218_VTT_CCM VFB SW IND-D56UH-12-GP
RUNPWROK 1 2 5 7 +5V_ALW
CCM V5IN
GAP-CLOSE-PWR-3-GP
SC4D7U6D3V3KX-GP
SCD1U10V2KX-4GP
PR4903 0R2J-2-GP 6 51218_DRVL_VTT
1
1
DRVL PC4910 PC4911 PTC4901 PTC4902
SE330U2VDM-L-GP
SE330U2VDM-L-GP
PC4909 PR4905
DY 2D2R5J-1-GP PG4916
DY
1
1
PR4904 TPS51218DSCR-GP-U SC1U10V2KX-1GP
PC4901
SC1KP50V2KX-1GP
2
470KR2F-GP
5
6
7
8
5
6
7
8
PU4904 PU4905
2
151218_SW_GND_VTT 2
D
D
D
D
D
D
D
D
2
SIS402DN-T1-GE3-GP
SIS402DN-T1-GE3-GP
1+1.05V_VTT_VOUT
1 2
DY VTT_SENSE
S
S
S
S
S
S
G
G
PR4906
SC330P50V2KX-3GP
4
3
2
1
4
3
2
1
10R2J-2-GP
PC4912
10KR2F-2-GP
PR4907
+3.3V_RUN +3.3V_ALW R1
DY
2
Vout=0.704V*(R1+R2)/R2
2
1
C C
1
PR4909
PR4908 100KR2J-1-GP
10KR2J-3-GP 51218_VTT_VFB
PQ4901
2
2
1 6
20KR2F-L-GP
1
1.5CPU_1.05VTT_PWRGD 2 5 H_VTTPWRGD_R
+1.05V_VTT
PR4910
R2
3 4
1
PC4913
1
SCD1U25V3KX-GP
2
2N7002EDW-GP PR4911
2
84.27002.F3F 1KR2J-1-GP
2
H_VTTPWRGD
H_VTTPWRGD
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
TPS51218_+1.05V_VTT
Size Document Number Rev
A2
Berry X00
Date: Thursday, October 22, 2009 Sheet 49 of 92
5 4 3 2 1
5 4 3 2 1
SSID = PWR.Plane.Regulator_1p5v0p75v
+5V_ALW 5 S3 Power Reduction
PR5001
1
5D1R3J-GP
+5V_ALW
+5V_ALW
PR5002 1.5CPU_1.05VTT_PWRGD
2
Modified net name 1 2 TPS51116_VDD
10KR2F-2-GP +5V_ALW
PS_S3CNTRL
1
D D
SC1U10V2KX-1GP
1 2 PC5003 PR5016
PC5001
SC1U10V2KX-1GP 100KR2J-1-GP
A
1
PC5002
2
+3.3V_RUN SC1KP50V2KX-1GP PD5001
2
+PWR_SRC_1D5V PR5015
DY RB551V-30-2GP
4
+1.5V_RUN_CPU 0R2J-2-GP
TPS51116_VDD_R 1.5V_RUN_CPU_EN# PQ5002
K
2
16
14
15
2N7002EDW-GP
1
PR5004 PU5001
PR5017
84.27002.F3F
3
20KR2F-L-GP
ILIM
VDDP
VDDP
3
PR5005 2 11.5V_RUN_CPU_EN 1 PQ5001
22 TPS51116_VBST 1 2TPS51116_VBST1 PMBS3904-1-GP
1
2
PGD 0R3J-0-U-GP
1
PR5006 1 622KR2F-GP TPS51116_NC#12 12 21 TPS51116_UGT
DY 2 NC#12 DH PR5003 PC5004
1D5V_EN 1 DY SCD1U10V2KX-4GP
11 2
DY
2
EN/PSV PM_SLP_S3# 0R2J-2-GP
0D75V_EN 10 20 TPS51116_PHS
VTTEN LX
RT: 23
+1.5V_SUS VTTIN
Non_ASM
1
1
8 TPS51116_VDDQSNS GAP-CLOSE-PWR
VDDQS
2
PC5006 PG5003
PC5007 24 9 TPS51116_VDDQSET DY SCD1U10V2KX-4GP 2 1
2
SC1KP50V2KX-1GP VTT FB
DY
1
2 1
GND
REF
0R2J-2-GP +PWR_SRC_1D5V
GAP-CLOSE-PWR
SCD1U25V2KX-GP
PC5008 PG5006
DY
25
+V_DDR_REF SC1U10V2KX-1GP 2 1
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SC4D7U25V5KX-GP
PC5014
1TPS51116_REF
PC5009
PC5011
PC5012
PC5013
1 PR5011 2 GAP-CLOSE-PWR
DY
1
0R0603-PAD
5
6
7
8
PU5002
2
D
D
D
D
Design Current = 14.45A
SI7686DP-T1-GP
PC5010 22.71A<OCP< 26.84A
+0D75V_DDR_P SCD033U16V3KX-GP
Design Current = 0.7A
2
G
S
S
S
4
3
2
1
+0D75V_DDR_P +0.75V_DDR_VTT +1.5V_SUS
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SCD1U10V2KX-4GP
PC5015
PC5016
PC5017
PC5018
PG5001 TPS51116_UGT
PL5001
1
2 1
TPS51116_VBST1 1 2 TPS51116_PHS 1 2
B B
GAP-CLOSE-PWR
2
SCD1U10V2KX-4GP
SC4D7U6D3V3KX-GP
2 1 SCD1U25V3KX-GP
5
6
7
8
5
6
7
8
PC5020
PC5021
PU5003 PU5004
D
D
D
D
D
D
D
D
1
PG5017
GAP-CLOSE-PWR PR5012 PTC5002 PTC5001
DY
SIR460DP-T1-GE3-GP
SIR460DP-T1-GE3-GP
SE220U2VDM-8GP
SE220U2VDM-8GP
GAP-CLOSE-PWR-3-GP
2D2R5F-2-GP
DY
DY
2
TPS51116_LGT TPS51116_PHS_SET
S
S
S
S
S
S
G
1
State S3 S5 VDDR VTTREF VTT DY
4
3
2
1
4
3
2
1
PC5022
S0 Hi Hi On On On SC330P50V3KX-GP
2
S3 Lo Hi On On Off(Hi-Z) TPS51116_VDDQSNS
1
S4/S5 Lo Lo Off Off Off DY
PR5013 PC5023
30KR2F-GP SC18P50V2JN-1-GP
2
2
TPS51116_VDDQSET
1
VDDQSET VDDQ (V) VTTREF and VTT NOTE
I/P cap: 10U 25V K1206 X5R/ 78.10622.52L PR5014 Close to VFB Pin (pin5)
30KR2F-GP
GND 2.5 VVDDQSNS/2 DDR
Inductor: 0.56uH PCMC104T-R56MN Cyntec DCR:1.8mohm Isat=25Arms 68.R5610.10D
2
O/P cap: 220U 2V EEFCX0D221ER 15mOhm 2.7Arms PANASONIC/ 79.22719.20L
A H/S: SI7686DP/ POWERPAK-8/11mOhm/[email protected]/ 84.07686.037 <Core Design> A
V5IN 1.8 VVDDQSNS/2 DDR2 L/S: SiR460DP/ POWERPAK-8/ 4.9mOhm/[email protected]/ 84.00460.037
Switching freq-->400KHz
FB Resistors Adjustable VVDDQSNS/2 1.5 V < VVDDQ < 3 V Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
TPS51116_+1.5V_SUS
Size Document Number Rev
Custom
Berry X00
Date: Thursday, October 22, 2009 Sheet 50 of 92
5 4 3 2 1
http://shop61654488.taobao.com
5 4 3 2 1
SSID = PWR.Plane.Regulator_1p8v
D
APL5930 for +1.8V_RUN D
1
PG5107 PC5109 PC5113
PC5110
2 1
DY
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC1U10V2KX-1GP
2
GAP-CLOSE-PW R
PG5106
2 1
Design Current =1.23A +1.8V_RUN_P +1.8V_RUN
GAP-CLOSE-PW R
6
PU5101
VCNTL
RUNPW ROK 1 21.8V_RUN_POK 7 POK VIN#5 5
PR5113 0R2J-2-GP 9 +1.8V_RUN_P PG5105
VIN#9
1 2
PM_SLP_S3# 1 2 1D8V_RUN_EN 8 EN VOUT#3 3
SC22U6D3V5MX-2GP
PR5109 0R2J-2-GP 4 GAP-CLOSE-PW R
VOUT#4
SC68P50V2JN-1GP
SC22U6D3V5MX-2GP
PG5108
1
16K5R2F-2-GP
PR5111 PC5108 PC5111 PC5112 1 2
2
DY
GND
FB GAP-CLOSE-PW R
2
5912_1.8V_RUN_FB
C APL5930KAI-TRG-GP C
2
SO-8-P
SC4700P50V2KX-1GP
1
PC5114
DY
2
Vout=0.8V*(R1+R2)/R2
1
PR5110
13K3R2F-L1-GP
2
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
APL5930_+1.8V_RUN
Size Document Number Rev
A3
Berry X00
Date: Thursday, October 22, 2009 Sheet 51 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 52 of 92
5 4 3 2 1
5 4 3 2 1
SSID = CPU.GFX.Regulator
+PWR_SRC +VGFXCORE_PWR_SRC
PG5301
1 2
GAP-CLOSE-PWR
+3.3V_ALW PG5303
UMA 1 2
1 2
GFX_VR_EN PR5310 0R2J-2-GP GAP-CLOSE-PWR
PG5305
1 2
51611_VREFF
GAP-CLOSE-PWR
+5V_ALW 51611_VREFF PG5308
UMA 1 2
D D
1 2 GAP-CLOSE-PWR
PR5311 124KR2F-GP PG5311
1 2
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
1 2 GAP-CLOSE-PWR
0R2J-2-GP
0R2J-2-GP
0R2J-2-GP
51611_VREFF PC5313 SC2D2U10V3KX-1GP +3.3V_RUN
UMA UMA
2
1 2 PC5314
SC68P50V2JN-1GP
UMA UMA UMA DY DY DY
PR5301
1 2 UMA
1
PR5312 1K69R2F-2-GP
PR5313
PR5314
PR5315
PR5316
PR5317
PR5318
1
1
PR5319
UMA DY
0R2J-2-GP
10KR2F-2-GP
51611_TRIPSEL
51611_OSRSEL
51611_TONSEL
1
51611_DROOP
+VGFXCORE_PWR_SRC
51611_VR_ON
51611_VREFF
51611_ISLEW
2
UMA PC5315
SCD22U10V2KX-1GP
2
1
51611_CLKEN
PC5302 PC5303
DY PC5304
51611_PGOOD
UMA UMA
33
32
31
30
29
28
27
26
25
SC10U25V6KX-1GP
SC10U25V6KX-1GP
PU5301 SCD1U25V2KX-GP
2
5
6
7
8
DROOP
OSRSEL
TONSEL
TRIPSEL
GND
VREF
V5FILT
ISLEW
VR_ON
D
D
D
D
+5V_ALW Design Current =17.6A
PU5302
1 24 SI7686DP-T1-GP 27.2<OCP<32.15A
GND CLKEN#
51611_CSP 2 23
CSP PGOOD
G
S
S
S
51611_CSN
UMA
3 22 PC5301
4
3
2
1
CSN MODE +CPU_GFX_CORE
Close to VGA
51611_GSNS
51611_VSNS
4
GNDSNS UMA V5IN
21 UMA
1 2
SC2D2U10V3KX-1GP
DY
5
VSNS TPS51611RHBR-GP DRVL
20 PL5301
1 251611_THERM_R
DY2KR2F-3-GP 1 2 51611_THERM 6 19 51611_PHASE 1 2
PR5320 PR5321 NTC-100K-10-GP THERM LL 2D2R3J-2-GP PC5316 IND-D56UH-12-GP
PC5319
SC22U6D3V5MX-2GP
PC5312
SC22U6D3V5MX-2GP
PC5311
SC22U6D3V5MX-2GP
PTC5302
SE330U2VDM-L-GP
51611_VR_TT 51611_BOOT 2 6236A_BOOT_C PR5324
1 2 7 18 1 1 2 UMA
2D2R3J-2-GP
PM_EXTTS#0_C
GAP-CLOSE-PWR-3-GP
GAP-CLOSE-PWR-3-GP
PR5322 0R2J-2-GP VR_TT# VBST PR5323 UMA SCD22U16V3KX-2-GP PTC5301
C DY C
1
GFX_IMON 51611_UGATE PG5323
8
IMON DRVH
17 UMA DY
DPRSLP
1
PG5322 DY DY DY UMA UMA SE330U2VDM-L-GP
VID6
VID5
VID4
VID3
VID2
VID1
VID0
2
2
5
6
7
8
5
6
7
8
PU5303 PU5304
51611_RF
2
1
D
D
D
D
D
D
D
D
PR5325 PC5317 74.51611.073
9
10
11
12
13
14
15
16
SIR460DP-T1-GE3-GP
SIR460DP-T1-GE3-GP
10KR2F-2-GP
SC470P50V2KX-3GP
DY DY DY
2
SC3300P50V2KX-1GP
1
1
DYPC5318
S
S
S
S
S
S
G
G
UMA
4
3
2
1
4
3
2
1
2
PRN5301
5 4 51611_DPRSLP_1
GFX_DPRSLPVR
6 3 51611_VID6
GFX_VID6 51611_VID5
GFX_VID5
7 UMA 2
51611_VID4
8 1
GFX_VID4
SRN0J-7-GP 51611_LGATE
PRN5302
5 4 51611_VID3
GFX_VID3 51611_VID2
6 3
GFX_VID2 51611_VID1
GFX_VID1
7 UMA 2
51611_VID0
8 1
GFX_VID0
SRN0J-7-GP
2
330R2F-GP 24K9R2F-L-GP
1
PR5326
UMA PC5320 UMA NTC-100K-10-GP
SC33P50V2JN-3GP
2
1
1
1
B PC5321 PR5330 B
SCD022U50V3KX-GP 51611_CSP_CSN 154KR2F-GP
UMA UMA
2
1
2
UMA PC5322
I/P cap: 10U 25V K1206 X5R/ 78.10622.52L SC33P50V2JN-3GP PR5331
UMA
2
43K2R2F-L-GP
I0.56uH PCMC104T-R56MN Cyntec DCR:1.6mohm/1.8mohm Isat=25Arms 68.R5610.10D
2
O/P cap: 330U 2.5V EEFSX0D331ER 9mOhm 3Arms PANASONIC/ 79.33719.L01
H/S: SI7686DP/ POWERPAK-8/11mOhm/[email protected]/ 84.07686.037 PR5332
L/S: SiR460DP/ POWERPAK-8/ 4.9mOhm/[email protected]/ 84.00460.037 51611_CSN 1 2 51611_CSN_R
UMA
330R2F-GP
PC5323
UMA
2 1
51611_GSNS SC1KP50V2KX-1GP
X01-0713
1
UMA PC5324
1 2
PR5333 0R2J-2-GP +VCC_CORE
UMA SC1KP50V2KX-1GP
2
51611_VSNS
2
PC5325
PR5334
UMA 100R2F-L1-GP-U 2
UMA
1
PG5324
1
SC1KP50V2KX-1GP
1 2
VCC_AXG_SENSE
GAP-CLOSE-PWR-3-GP
PG5325
1 2
VSS_AXG_SENSE
GAP-CLOSE-PWR-3-GP
2
A A
PR5335
UMA 100R2F-L1-GP-U
1
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
TPS51611_+GFX_CORE(UMA)
Size Document Number Rev
A2
Berry X00
Date: Thursday, October 22, 2009 Sheet 53 of 92
5 4 3 2 1
SSID = VIDEO SSID = Inverter
+3.3V_RUN_VGA
+3.3V_RUN
3.3V_LCD_RUN DY
+3.3V_RUN INVERTER POWER
1 2
LVDS CONNECTOR R5404 0R2J-2-GP
1
1 2
R5407 0R2J-2-GP R5401
GFX_PW R_SRC DY10KR2J-3-GP
LCD1
48 100R2J-2-GP
2
R5402 1 2 LBKLT_CTL
41 50
1 +LCDVDD
LCD_BRIGHTNESS
SCD1U10V2KX-4GP
2
3
2
C5402
C5401
4
5 Change Poly-fuse +PW R_SRC
SC1U6D3V2KX-GP R5405
42 6
DY100KR2J-1-GP
1
7 3.3V_LCD_RUN GFX_PW R_SRC
8 LCD_BRIGHTNESS
1
9 BLON_OUT_C F5401
10 LCD_CBL_DET#_C 2 1
11 LCD_TST_C
2
12 LVDSB_TX2 POLYSW -1D1A24V-GP
43 13 LVDSB_TX2# 1 2 C5406 C5407
14 LCD_DET_G R5408 100KR2J-1-GP SC1KP50V2KX-1GP SCD1U50V3KX-GP
1
15 LVDSB_TX1 RN5401
16 LVDSB_TX1# BLON_OUT_C 1 8 BLON_OUT Main:69.50007.A41
17 LCD_CBL_DET#_C 2 7
18 LCD_TST_C 3 6
LCD_CBL_DET# Second:69.50007.A31
LVDSB_TX0 LCD_TST
19 LVDSB_TX0# LCD_DET_G 4 5
44 20
21 LVDSB_TXC SRN100J-4-GP
22 LVDSB_TXC#
23
24 LVDSA_TXC
25 LVDSA_TXC# R5409
26 1 2
45 27 LVDSA_TX2
28 LVDSA_TX2# 0R3J-0-U-GP
29 USB_PN13
30 LVDSA_TX1
31 LVDSA_TX1#
32
4
33 LVDSA_TX0
46 34 LVDSA_TX0#
35
36
GPU_LVDS_DATA
GPU_LVDS_CLK
DY L-112UH-1-GP-U
37
38 USB_CAMERA# TR5401
39 USB_CAMERA
1
40 +3.3V_CAMERA
47 51
49
USB_PP13 SSID = VIDEO
R5411
1 2
IPEX-CONN40-2R-GP-U +3.3V_RUN
0R3J-0-U-GP LCD POWER +LCDVDD
For Camera GND
Q5401
20.F1093.040 1 D D 6
2 D D 5
3 G S 4
Close to LVDS connector
+15V_ALW 1 2 SI3456DDV-T1-GE3-GP
R5412 330KR2J-L1-GP
1
LVDSB_TXC#
FPVCC_CTL1
1 2
C5409 SCD1U25V2KX-GP R5416
LVDSB_TXC 150R3J-L-GP
Camera Power LVDSA_TXC#
2 DY 100KR2J-1-GP
1
2
LCD_BRIGHTNESS R5406 Q5402
+3.3V_RUN +3.3V_CAMERA LVDSA_TXC 4 3 LCDVDD_1
R5414
LCD_TST_C
1
SC33P50V2JN-3GP
EC5401
DY DY DY DY
SC5D6P50V2CN-1GP
SC5D6P50V2CN-1GP
SC5D6P50V2CN-1GP
SC5D6P50V2CN-1GP
0R3J-0-U-GP EC5402 6 1
2
2
1
SCD1U16V2KX-3GP SC10U6D3V5MX-3GP
84.27002.F3F
2
LCDVDD_EN
+5V_ALW 1 2
R5415 100KR2J-1-GP
1
For EMI request Q5403
3 OUT FPVCC_CTL3
D5401 3 LCDVCC_EN 2 R1
IN 1 GND
BAT54C-U-GP R2
2
DDTC144EUA-7F-GP
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
LCD/Inverter Connector
http://shop61654488.taobao.com
Size Document Number Rev
A3
Berry X00
Date: Thursday, October 22, 2009 Sheet 54 of 92
5 4 3 2 1
RN5507 SRN0J-7-GP
PCH_LVDSA_TX0# 5 4 LVDSA_TX0#
PCH_LVDSA_TX0 6 3 LVDSA_TX0
PCH_LVDSA_TX1# 7 2 LVDSA_TX1#
PCH_LVDSA_TX1 8 1 LVDSA_TX1
UMASRN0J-7-GP
Impedance:85 ohm
RN5508
4 5
Impedance:90 ohm
GPU_LVDSA_TX0# LVDSA_TX0#
GPU_LVDSA_TX0 3 6 LVDSA_TX0
GPU_LVDSA_TX1# 2 7 LVDSA_TX1#
GPU_LVDSA_TX1 1 8 LVDSA_TX1
DISSRN0J-7-GP
Impedance:100 ohm
C C
LVDS Channel B
RN5505
PCH_LVDSB_TXC# 5 4 LVDSB_TXC#
PCH_LVDSB_TXC 6 3 LVDSB_TXC
PCH_LVDSB_TX0# 7 2 LVDSB_TX0#
PCH_LVDSB_TX0 8 1 LVDSB_TX0
UMA SRN0J-7-GP
Impedance:85 ohm
Impedance:90 ohm
RN5510
GPU_LVDSB_TXC# 4 5 LVDSB_TXC#
GPU_LVDSB_TXC 3 6 LVDSB_TXC
GPU_LVDSB_TX0# 2 7 LVDSB_TX0#
GPU_LVDSB_TX0 1 8 LVDSB_TX0
DISSRN0J-7-GP
B
Impedance:100 ohm B
RN5509
PCH_LVDSB_TX1# 5 4 LVDSB_TX1#
PCH_LVDSB_TX1 6 3 LVDSB_TX1
PCH_LVDSB_TX2# 7 2 LVDSB_TX2#
PCH_LVDSB_TX2 8 1 LVDSB_TX2
UMASRN0J-7-GP
Impedance:85 ohm
Impedance:90 ohm
RN5506
GPU_LVDSB_TX1# 4 5 LVDSB_TX1#
GPU_LVDSB_TX1 3 6 LVDSB_TX1
GPU_LVDSB_TX2# 2 7 LVDSB_TX2#
GPU_LVDSB_TX2 1 8 LVDSB_TX2
DIS SRN0J-7-GP
Impedance:100 ohm
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
5 4 3 2
Size
Date:
Document Number
Berry
LVDS_Switch
92
X00
5 4 3 2 1
D D
(Blanking)
C C
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
LVDS_Switch
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 56 of 92
5 4 3 2 1
5 4 3 2 1
HDMI1
1
22
1
1
20 UMA R5709
R5702 R5701 1 HDMI_DATA2 20KR2J-L2-GP
DY 4K7R2J-2-GP
+3.3V_RUN 4K7R2J-2-GP 2
DY
2
3 HDMI_DATA2# HDMI_OE#
2
2
HDMI_DATA1
Impedance:100 ohm 4
5
HDMI_CCT2
HDMI_CCT1
C5717 C5716 C5715 C5714 C5701 6 HDMI_DATA1#
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
D
UMA UMA UMA UMA UMA 7 HDMI_DATA0
D 8
UMA . Q5701 D
2
2
9 HDMI_DATA0# 2N7002E-1-GP
10 HDMI_CLK .
11 . .
. 84.2N702.D31
HDMI_CLK#
11
15
21
26
33
40
46
35
34
12
2
U5701
Close to HDMI Connector 13
S
14
NC#35
NC#34
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
15 DDC_CLK_HDMI +5V_RUN
SRN0J-6-GP RN5703 16 DDC_DATA_HDMI HPD_HDMI_CON
38 23 HDMI_LS_TXC# 1 4 HDMI_CLK# 17
HDMI_PCH_CLK# IN_D1- OUT_D1- HDMI_LS_TXC HDMI_CLK
39 22 2 3 18
HDMI_PCH_CLK IN_D1+ OUT_D1+ UMA RN5704 19
1
41 20 HDMI_LS_TX0# SRN0J-6-GP
1 4 HDMI_DATA0# 21
HDMI_PCH_DATA0# IN_D2- OUT_D2- HDMI_LS_TX0 HDMI_DATA0 C5705
HDMI_PCH_DATA0
42
IN_D2+ OUT_D2+
19 2
UMA 3 23
HPD_HDMI_CON
RN5706 SCD1U16V2KX-3GP
2
44 17 HDMI_LS_TX1# SRN0J-6-GP
1 4 HDMI_DATA1# SKT-HDMI19P-69-GP
HDMI_PCH_DATA1# IN_D3- OUT_D3- HDMI_LS_TX1 HDMI_DATA1
HDMI_PCH_DATA1
45
IN_D3+ OUT_D3+
16 2
UMA 3
RN5707
+3.3V_RUN HDMI_PCH_DATA2#
47
IN_D4- OUT_D4-
14 HDMI_LS_TX2# SRN0J-6-GP
1 4 HDMI_DATA2# 22.10296.211 +3.3V_RUN_VGA
48 13 HDMI_LS_TX2 2 3 HDMI_DATA2
UMA
R5703
HDMI_PCH_DATA2
HDMI_PC0
IN_D4+
UMA OUT_D4+
3
R5704 1 4K7R2J-2-GP HDMI_PC1 DIS
2
DY 4
PC1 SCL
9
7
PCH_HDMI_CLK
HDMI_PCH_DET 1 2HDMI_HPD_B 1 Q5702
R5705 HPD R5711 150KR2J-L1-GP PMBS3904-1-GP
DIS
1
2 UMA 1 HDMI_REXT 6
2
1
1
499R2F-2-GP REXT HPD_HDMI_CON R5707
10 30
R5706 HDMI_OE# 25
RT_EN# HPD_SINK
29 DDC_DATA_HDMI DY 20KR2J-L2-GP R5710 HDMI_HPD_DET
OE# SDA_SINK
4K7R2J-2-GP UMA +3.3V_RUN 1 UMA 2 HDMI_DDC_EN 32 28 DDC_CLK_HDMI 200KR2J-L1-GP
DY
1
R5708 4K7R2J-2-GP DDC_EN SCL_SINK
2
R5712 DIS
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
2
2
10KR2J-3-GP
PS8101-GP
Change from 5.1K to 4.7K.
1
5
12
18
24
27
31
36
37
43
49
2
1st Parade 71.P8101.003
2nd Pericom 71.03411.B03
C C
3
4
4
3
RN5702
RN5708 SRN0J-6-GP RN5701
HDMI_PCH_CLK# 2 3 HDMI_CLK#_R C5706 1DIS 2 SCD1U16V2KX-3GP HDMI_CLK# +3.3V_RUN_VGA SRN2K2J-1-GP SRN1K5J-GP
HDMI_PCH_CLK 1 4 DIS HDMI_CLK_R C5707 1DIS 2 SCD1U16V2KX-3GP HDMI_CLK DY
+5V_RUN
U5702 5V Tolerance
HDMI_PCH_DATA0# 2 3 HDMI_DATA0#_R C5708 1DIS 2 SCD1U16V2KX-3GP HDMI_DATA0#
DIS
2
1
1
2
HDMI_PCH_DATA0 1 4 HDMI_DATA0_R C5709 1DIS 2 SCD1U16V2KX-3GP HDMI_DATA0 1 2
1OE 1A GPU_HDMI_CLK
7 5 GPU_HDMI_DATA
RN5709 SRN0J-6-GP 2OE 2A
8
DY
RN5710 SRN0J-6-GP VCC DDC_CLK_HDMI
3
HDMI_PCH_DATA1# HDMI_DATA1#_R C5713 HDMI_DATA1# 1B DDC_DATA_HDMI
2 3 1DIS 2 SCD1U16V2KX-3GP 4 6
HDMI_PCH_DATA1 1 DIS 4 HDMI_DATA1_R C5710 1DIS 2 SCD1U16V2KX-3GP HDMI_DATA1 GND 2B
RN5711 SRN0J-6-GP
RN5705
499R2F-2-GP
499R2F-2-GP
499R2F-2-GP
499R2F-2-GP
499R2F-2-GP
499R2F-2-GP
499R2F-2-GP
499R2F-2-GP
GPU_HDMI_CLK 2 3
DIS
1
1
GPU_HDMI_DATA
Impedance:100 ohm Impedance:100 ohm 1 4
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS SRN0J-6-GP
2
2
R5715
R5716
R5717
R5718
R5719
R5720
R5721
R5722
HDMI_PLL_GND
D
DIS . Q5703
2N7002E-1-GP
B B
.
.
. . 84.2N702.D31
+5V_RUN
G
S
1
R5714
DY 100KR2J-1-GP
2
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
SSID = User.Interface
ITP Connector
H_CPURST# use pull-up Resistor close
D D
ITP connector 500 mil ( max ),
others place near CPU side.
SSID = Thermal
Fan Connector
B B
3 1
*Layout* 15 mil
FAN1
5
EMC2102_FAN_TACH 3
AFTP5801 1 2
EMC2102_FAN_DRIVE 1
4
AFTP5802 1 EMC2102_FAN_TACH
FOX-CON3-6-GP-U
AFTP5803 1 EMC2102_FAN_DRIVE
K
1
D5801
C5801 RB551V-30-2GP
SC10U6D3V5MX-3GP
2
20.D0210.103
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
+3.3V_RUN
1
HDD1
C5904 C5901
SC10U6D3V5MX-3GP DY DY SCD1U16V2KX-3GP P1 16
2
V33 16
P2 V33 17 17
P3 V33 18 18
+5V_RUN P7 V5
P8 V5
1
P9 V5
C5905 C5906
SC10U6D3V5MX-3GP SCD1U16V2KX-3GP P13 S1
2
V12 GND
P14 V12 GND S4
P15 V12 GND S7
GND P4
GND P5
SATA_TXP0 S2 A+ GND P6
SATA_TXN0 S3 A- GND P10
GND P12
SATA_RXP0_C SCD01U50V2KX-1GP 1 2 C5903 SATA_RXP0 S6
SCD01U50V2KX-1GP B+
SATA_RXN0_C 1 2 C5902 SATA_RXN0 S5 B- DAS/DSS P11
SKT-SATA7P-15P-17-GP
62.10065.C71
ODD Connector
ODD1
8
NP1
S1
S2 SATA_TXP1
S3 SATA_TXN1 SATA_RX- and SATA_RX+ Trace
S4
S5 SATA_RX1-_C SCD01U50V2KX-1GP 1 2 C5907 SATA_RXN1_C
Length match within 20 mil
S6 SATA_RX1+_C SCD01U50V2KX-1GP 1 2 C5908 SATA_RXP1_C
S7
+5V_RUN
P1
P2
P3
1
P4
P5 C5909 C5910
P6 SCD1U10V2KX-4GP 2 SC10U6D3V5MX-3GP
2
NP2
9
SKT-SATA7P+6P-42-GP
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
SSID = AUDIO
Speaker LINE1
Connector OUT
D D
5
SPK1
FOX-CON4-19-GP
BLM18BD601SN1D-GP
1 AUD_HP1_JD#
AUD_SPK_L- AUD_HP1_JD# L6001 LINEOUT1
2 AUD_HP1_JACK_L2 1 2 AUD_HP1_JACK_L1 6
AUD_SPK_L+ AUD_HP1_JACK_L2
AUD_SPK_R- 3 5
4 AUD_HP1_JACK_R2 1 2 AUD_HP1_JACK_R1 2
AUD_SPK_R+ AUD_HP1_JACK_R2 L6002 BLM18BD601SN1D-GP
SC100P50V2JN-3GP
SC100P50V2JN-3GP
SC100P50V2JN-3GP
EC6007
EC6008
4
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SC100P50V2JN-3GP
1
EC6005 EC6006 1
6
1
1
SC1KP50V2KX-1GP SC1KP50V2KX-1GP
EC6001
EC6002
EC6003
EC6004
3
20.F0711.004
2
DY DY DY DY 7
2
8
SEC. 20.F0693.004
2
1 1 AUD_HP1_JD#
AFTP6002 AFTP6003 600ohm 100MHz
AFTP6001 1 AUD_SPK_L- 1 AUD_HP1_JACK_L1
AFTP6005
AFTP6007
1 AUD_SPK_L+
AUD_SPK_R-
AFTP6004
AUD_HP1_JACK_R1
200mA 0.5ohm DC AFTP6006 1 22.10133.K31
1 1
AFTP6009 1 AUD_SPK_R+ AFTP6008
C C
JACK_AGND
MIC IN Internal
AUD_VREFOUT_B Microphone
2
1
MIC1 is in DIP
RN6001
SRN4K7J-8-GP 1 MIC1
INT_MIC_L_R MICROPHONE-40-GP-U1
3
4
2
1
MICIN1 EC6009
SC1KP50V2KX-1GP
23.42143.001
8
2
B B
7
3
1
2 1 MIC_IN_L_C 4
MIC_IN_L R6001 0R3J-0-U-GP
2
5
1 2 MIC_IN_R_C 6
MIC_IN_R R6002 0R3J-0-U-GP
PHONE-JK383-GP
EXT_MIC_JD#
22.10133.K31
1
EC6011
EC6010
2
SC100P50V2JN-3GP 1 AFTP6010
SC100P50V2JN-3GP
1 MIC_IN_L_C
AFTP6011
1 MIC_IN_R_C
AFTP6012
1 EXT_MIC_JD# JACK_AGND JACK_AGND
AFTP6013
Close Jack
A <Core Design> A
width 15mil DY
R6004
2 1
0R2J-2-GP
1
R6003
2
0R3J-0-U-GP Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
AUD_AGND JACK_AGND
Audio Jack
Size Document Number Rev
A3
Berry X00
Date: Thursday, October 22, 2009 Sheet 60 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 61 of 92
5 4 3 2 1
5 4 3 2 1
SSID = Flash.ROM
SPI FLASH ROM (4M byte) for PCH
+3.3V_RUN
+3.3V_RUN
1
C6202
DY
8
7
6
5
D C6201 SCD1U16V2KX-3GP D
RN6201 SC10U6D3V5MX-3GP
2
SRN4K7J-10-GP
1
2
3
4
PCH_SPI_HOLD_0#
+3.3V_RUN
U6201
PCH_SPI_CS0# PCH_SPI_CS0# 1 8
PCH_SPI_DI_R CS# VCC PCH_SPI_HOLD_0#
PCH_SPI_DI 1 2 2 SO NC#7 7
PCH_SPI_W P# 3 6 PCH_SPI_CLK
R6202 WP# SCK
4 GND SI 5 PCH_SPI_DO
15R2J-GP
1
DY
1
EC6202 MX25L3205DM2I-12G-GP
SC4D7P50V2CN-1GP EC6203 DY DY EC6204
2
SC4D7P50V2CN-1GP SC4D7P50V2CN-1GP
2
C C
+KBC_PW R
+KBC_PW R
SCD1U16V2KX-3GP
C6204
1
1
8
7
6
5
C6203
RN6202 SC10U6D3V5MX-3GP
DY
2
SRN100KJ-5-GP
1
2
3
4
EC_SPI_HOLD#
U6202 +KBC_PW R
1
1
1
EC6201 R6208 MX25L2005C-12G-GP
B SC4D7P50V2CN-1GP DY DY 100KR2J-1-GP EC6205 DY DY EC6206 B
2
SC4D7P50V2CN-1GP SC4D7P50V2CN-1GP
2
+3.3V_RTC_LDO
U6203
+RTC_CELL
SSID = RBATT 2
+RTC_VCC
3 RTC1
R6210
1 RTC_PW R 1 2 1 PWR
2
2 GND
C6205 1KR2J-1-GP NP1
SC1U6D3V2KX-GP SDMG0340LC7F-GP-U NP1
NP2
1
NP2
1
AFTP6203
A Width=20mils BAT-CON2-1-GP-U <Core Design> A
SSID = USB
Close to I/O connector
IO Board USB Power
Support 2A
+5V_ALW +5V_USB1
U6301
at least 80 mil
D at least 80 mil 1 GND VOUT 8 D
Main RT9715BGF P/N:74.09715.B79 2
3
VIN VOUT 7
6
VIN VOUT
1
SEC G547F2P81U P/N: 74.00547.A79 USB_PW R_EN# 4 EN# FLG# 5
1
C6301 C6302
DY SC1U10V2KX-1GP
2
RT9715BGF-GP
SCD1U10V2KX-4GP
2
USB_OC#8_9
C
Support 2A C
+5V_ALW +5V_USB2
U6302
at least 80 mil
at least 80 mil 1 GND VOUT 8
2 VIN VOUT 7
3 VIN VOUT 6
1
4 5
SCD1U10V2KX-4GP
C6304
C6303
SC1U10V2KX-1GP
DY
2
RT9715BGF-GP
2
USB_OC#0_1
B B
<Core Design>
A A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
USB Power SW
http://shop61654488.taobao.com
Size Document Number Rev
Berry X00
Date: Thursday, October 22, 2009 Sheet 63 of 92
5 4 3 2 1
5 4 3 2 1
D D
(Blanking)
C C
B B
<Core Design>
A
Wistron Corporation A
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
Reserved
http://shop61654488.taobao.com Size
A4
Document Number
Berry
Date: Wednesday, October 14, 2009 Sheet 64 of
Rev
92
X00
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 65 of 92
5 4 3 2 1
5 4 3 2 1
SSID = User.Interface
Power LED(White)
+5V_ALW
Q6602
R2
E
PW RLED#_C B R1
D C LED_PW R 1 2 PW R_LED_B D
R6601 220R2J-L2-GP
1
EC6601
PDTA143ET-GP
RN6601 2 POW ER_SW _LED_B
W HITE_LED_BAT# DYSC220P50V2KX-3GP 1
R6603 100R2J-2-GP
1 4
84.00143.M11
2
W HITE_LED#_KBC SATA_LED#_C
SATA_LED# 2 3
SRN15KJ-3-GP
RN6602
AMBER_LED#_KBC
PW RLED#
1
2
4
3
AMBER_LED_BAT#
PW RLED#_C SATA HDD LED(White)
SRN15KJ-3-GP +5V_RUN
Q6601
R2
E
SATA_LED#_C B R6604
R1
C SATA_LED_R 2 1 SATA_LED
330R2J-3-GP
1
PDTA143ET-GP EC6604
DY SC220P50V2KX-3GP
84.00143.M11
2
C Battery LED1(White) C
+5V_ALW
Q6603
R2
E LEDBD1
W HITE_LED_BAT# B R6602 7
R1
C W HITE_LED_BAT 2 1 BAT_W HITE
PW R_LED_B 1
1
330R2J-3-GP
PDTA143ET-GP EC6602 SATA_LED
DY SC220P50V2KX-3GP BAT_W HITE
2
84.00143.M11 3
2
BAT_AMBER 4
5
6
8
Battery LED2(Amber) ACES-CON6-13-GP
+5V_ALW
Q6604
R2
E
AMBER_LED_BAT# B R6606
R1
C AMBER_LED_BAT 1 2 BAT_AMBER
330R2J-3-GP
PDTA143ET-GP
1 EC6603
B 84.00143.M11 DY
2
SC220P50V2KX-3GP B
KBC_PW RBTN#_C 2
+5V_ALW 3
POW ER_SW _LED_B 4
Q6605
R2 6
E
PW R_BTN_LED# 1 2 PW R_BTN_LED#_C B R1
R6607 15KR2J-1-GP C POW ER_SW _LED_R 1 2 POW ER_SW _LED_B
DY 100R2J-2-GP ACES-CON4-10-GP-U
R6608
A
PDTA143ET-GP
20.K0320.004 <Core Design> A
Title
http://shop61654488.taobao.com
LED Bard/Power Button
Size Document Number Rev
A3
Berry X00
Date: Thursday, October 22, 2009 Sheet 66 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 67 of 92
5 4 3 2 1
5 4 3 2 1
D
Internal KeyBoard Connector TouchPad Connector
D
KB1 1 AFTP6801
31
1 KB_DET#
2 KROW 7 1
3 KROW 6 1 AFTP6802
4 KROW 4 1 AFTP6803 +5V_RUN
5 KROW 2 1 AFTP6804
6 KROW 5 1 AFTP6805 +5V_RUN
7 KROW 1 1 AFTP6806
8 KROW 3 1 AFTP6807
SCD1U16V2KX-3GP
KROW 0 AFTP6808
C6801
9 1
1
10 KCOL5 1 AFTP6809
2
1
11 KCOL4 1 AFTP6810
12 KCOL7 1 AFTP6811 KROW [0..7] RN6801
2
13 KCOL6 1 AFTP6812 SRN10KJ-5-GP
14 KCOL8 1 AFTP6813
15 KCOL3 1 AFTP6814 KCOL[0..16] TPAD1
16 KCOL1 1 AFTP6815 6
3
4
17 KCOL2 1 AFTP6816
18 KCOL0 1 AFTP6817 4
19 KCOL12 1 AFTP6818 TPCLK 3
C 20 KCOL16 1 AFTP6819 TPDATA 2 C
21 KCOL15 1 AFTP6821
22 KCOL13 1 AFTP6823 1
1
KCOL14 AFTP6822
23
24 KCOL9
1
1 AFTP6824 C6802 DY DY C6803 5
25 KCOL11 1 AFTP6825 SC33P50V2JN-3GP SC33P50V2JN-3GP
2
26 KCOL10 1 AFTP6826 1 ACES-CON4-10-GP-U
27 AFTP6827 AFTP6820
28
29
20.K0320.004
30 1
32 AFTP6828
1 +5V_RUN
ACES-CON30-3-GP AFTP6829 1 TPCLK
AFTP6830 1 TPDATA
AFTP6831
20.K0421.030
Sec. 20.K0259.030
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Key Board/Touch Pad
Size Document Number Rev
A3
Berry X00
Date: Thursday, October 22, 2009 Sheet 68 of 92
5 4 3 2 1
5 4 3 2 1
+3.3V_ALW
AFTP6901 1 +3.3V_ALW
AFTP6902 1 LID_CLOSE#_1
D D
1
C6903
+3.3V_ALW SCD1U6D3V2KX-GP
2
1
R6901 HALLSW1
DY 100KR2J-1-GP
2 VDD
1
2
LID_CLOSE# LID_CLOSE#_1 VSS
LID_CLOSE# 2 1 3 OUT
R6902 0R2J-2-GP
1
C6902 S-5711ACDL-M3T1S-GP
DY SCD047U16V2KX-1-GP
2
AFTP6903 1
C C
B B
<Core Design>
A
Wistron Corporation A
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
Hall Sensor
http://shop61654488.taobao.com Size
A4
Document Number
Berry
Date: Thursday, October 22, 2009 Sheet 69 of
Rev
92
X00
5 4 3 2 1
5 4 3 2 1
D D
+3.3V_RUN
DB1
1
LPC_LAD0 2
LPC_LAD1 3
LPC_LAD2 4
LPC_LAD3 5
LPC_LFRAME# 6
7
DY
PLT_RST#
8
PCLK_FWH 9
10
11
12
C MLX-CON10-7-GP C
20.D0183.110
B B
<Core Design>
A
Wistron Corporation A
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
Dubug connector
http://shop61654488.taobao.com Size
A4
Document Number
Berry
Date: Thursday, October 22, 2009 Sheet 70 of
Rev
92
X00
5 4 3 2 1
5 4 3 2 1
D D
(Blanking)
C C
B B
<Core Design>
A
Wistron Corporation A
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
RESERVED
http://shop61654488.taobao.com Size
A4
Document Number
Berry
Date: Wednesday, October 14, 2009 Sheet 71 of
Rev
92
X00
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
RESERVED
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 72 of 92
5 4 3 2 1
5 4 3 2 1
SSID = User.Interface
BT1
15
NP1
AFTP7301 1 BLUETOOTH_DET# 1 2 BT_ACT +3.3V_RUN
W LAN_ACT 3 4
AFTP7302 1 BDC_ON 5 6 USB_PP5
BLUETOOTH_EN 7 8 USB_PN5
AFTP7304 1 BT_LED 9 10
1
AFTP7305 1 BLUETOOTH_GPIO3 11 12 C7301
AFTP7314 1 BLUETOOTH_GPIO5 13 14 SC2D2U10V3KX-1GP
NP2
2
16
1 AFTP7313
HRS-CONN14D-GP
20.F0987.014
EC7302
SC220P50V2KX-3GP
10KR2J-3-GP
100KR2J-1-GP
1
1
1
R7303
R7304
DY DY
2
2
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Bluetooth
Size Document Number Rev
A3
Berry X00
Date: Thursday, October 22, 2009 Sheet 73 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Reserved
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 74 of 92
5 4 3 2 1
5 4 3 2 1
D D
(Blanking)
C C
B B
<Core Design>
A
Wistron Corporation A
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
Reserved
http://shop61654488.taobao.com Size
A4
Document Number
Berry
Date: Wednesday, October 14, 2009 Sheet 75 of
Rev
92
X00
5 4 3 2 1
5 4 3 2 1
IOBD1
85 NP1
86 84
USB_PP9 2 1
D USB(ESATA) SATA_TXN4
D
USB_PN9 4 3 SATA_TXP4
SATA(ESATA)
6 5
USB_PP11 8 7 SATA_RXN4_C
WWAN USB USB_PN11 10 9 SATA_RXP4_C
SATA(ESATA)
12 11
USB_PN8 14 13
USB1 USB_PP8 16 15
PCIE_TXP2
18 17
PCIE_TXN2 WLAN PCIE
USB_PP2 20 19
WLAN USB USB_PN2 22 21
PCIE_RXP2
PCIE_RXN2
WLAN PCIE
24 23
E51_RXD 26 25 CLK_PCIE_W LAN
E51_TXD 28 27
30 29
CLK_PCIE_W LAN# WLAN CLK
PCIE_RXP4 32 31
WWAN PCIE PCIE_RXN4 34 33
CLK_PCIE_LAN
36 35
CLK_PCIE_LAN# LAN CLK
PCIE_TXP4 38 37
WWAN PCIE PCIE_TXN4 40 39
CLK_PCIE_W W AN
42 41
CLK_PCIE_W W AN# WWAN CLK
PCH_SMBDATA 44 43
WWAN/WLAN SMBUS PCH_SMBCLK 46 45 at least 80 mil
48 47 +5V_USB1
+DC_IN_SS 50 49 +5V_ALW
52 51
54 53 +3.3V_RUN
56 55
58 57
C 60 59 C
W IFI_RF_EN 62 61 +3.3V_ALW
W W AN_CLKREQ# 64 63 +1.5V_RUN
W W AN_RADIO_DIS# 66 65 AD_OFF
PSID_DISABLE# 68 67 PM_LAN_ENABLE
70 69 PLT_RST#
PCIE_RXP3 72 71 W LAN_CLKREQ#
LAN PCIE PCIE_RXN3 74 73 PCIE_W AKE#
76 75 BT_ACT
PCIE_TXP3 78 77 W LAN_ACT
LAN PCIE PCIE_TXN3 80 79 PSID_EC
83 81
82 NP2
ACES-CONN80D-GP
20.F1009.080
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
ACES-CON20-1-GP-U
20.F0772.020
SEC. 20.F1035.020
CRT RGB CRT Hsync & Vsync level shift Close to CRT Board CONN
Close to CRT Board CONN
Filter design on CRT Board
RN7706
RN7701 2 3
1 8 1 4
CRT_RED RN7703
VGA_CRT_RED
2
3
7
6 CRT_GREEN 3.3V Tolerance SRN0J-6-GP SRN0J-6-GP RN7705
VGA_CRT_GREEN
4
DIS 5 CRT_BLUE
VGA_CRT_HSYNC 1 4 CRT_HSYNC_IN CRT_HSYNC_OUT 4 1 CRT_HSYNC_CON
VGA_CRT_BLUE CRT_VSYNC_OUT CRT_VSYNC_CON
2 3 3 2
SRN0J-7-GP
VGA_CRT_VSYNC DIS DY
SRN33J-5-GP-U
2 3
RN7702
PCH_CRT_HSYNC
PCH_CRT_VSYNC 1 UMA 4 CRT_VSYNC_IN +5V_RUN
1 8
RN7704
PCH_CRT_RED
2
3
7
6
2.5V Tolerance? SRN0J-6-GP
UMA
1
PCH_CRT_GREEN
4 5
C
PCH_CRT_BLUE DY C7702 C
2
5
6
3
8
U7701 SCD1U16V2KX-3GP
2
SRN0J-7-GP
A1
A2
Y1
Y2
VCC
TC7WT125FU-GP
DY
GND
G1#
G2#
CRT DDCDATA & DDCCLK level shift
1
7
4
+3.3V_RUN
Pull High 5V Design on CRT Board
2
1
RN7707 +3.3V_RUN
UMA SRN2K2J-1-GP
Q7701
4 3 CRT_DDCDATA_CON
PCH_CRT_DDCDATA
UMA
5 2
PCH_CRT_DDCCLK
6 1
2N7002EDW-GP
5V Tolerance 84.27002.F3F
RN7709
2 3
VGA_CRT_DDCDATA
VGA_CRT_DDCCLK 1 DIS 4 CRT_DDCCLK_CON
SRN0J-6-GP
B B
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
SSID = SDIO
D D
+3.3V_RUN
CARDBD1
7
C 1 C
CLK_48M_CARD 2
3
USB_PN4 4
USB_PP4 5
6
8
MLX-CON6-21-GP
20.F1035.006
B B
<Core Design>
A
Wistron Corporation A
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
92
X00
5 4 3 2 1
5 4 3 2 1
H1 H2 H3 H4 H5 H6 H7 H8 H9
HTE95BE95R29-R-5-GP HTE95BE95R29-R-5-GP HTE95BE95R29-R-5-GP HTE95BE95R29-R-5-GP HTE95BE95R29-R-5-GP HTE95BE95R29-R-5-GP HTE95BE95R29-R-5-GP HTE95BE95R29-R-5-GP HTE95BE95R29-R-5-GP
D D
1
1
H10
CPU Thermal module hole GPU Thermal module hole
HOLE335R115-GP
HTML1 HTML2 HTML3 stand off
HOLE197R166-GP HOLE197R166-GP HOLE197R166-GP HGPU1
STF237R117H83-1-GP HBT1
STF237R115H123-GP
1
1
1
1
C C
DY DY DY
EMI Reserve
+PWR_SRC +VGFXCORE_PWR_SRC
+PWR_SRC_VTT +PWR_SRC_1D5V
1
1
EC7901 EC7902 EC7904 EC7903 EC7905 EC7907 EC7909 EC7906
SCD1U25V2KX-GP
SCD1U25V2KX-GP
SCD1U25V2KX-GP
SCD1U25V2KX-GP
SCD1U25V2KX-GP
SCD1U25V2KX-GP
SCD1U25V2KX-GP
SCD1U25V2KX-GP
EC7911 EC7916
DY DY DY DY DY DY DY
2
2
DY
SCD1U25V2KX-GP
SCD1U25V2KX-GP
B
DY DY B
2
EMI Reserve
SPR1
<Core Design>
SPRING-58-GP
1
A
DY Wistron Corporation A
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
92
X00
5 4 3 2 1
5 4 3 2 1
PEG_TXP[0..15] PEG_RXP[0..15]
VGA1A 1 OF 8
PEG_TXN[0..15] PEG_RXN[0..15]
CONFIGURATION STRAPS RECOMMENDED SETTINGS
0= DO NOT INSTALL RESISTOR
ALLOW FOR PULLUP PADS FOR THESE STRAPS AND IF THESE GPIOS ARE USED, 1 = INSTALL 3K RESISTOR
X = DESIGN DEPENDANT
THEY MUST NOT CONFLICT DURING RESET NA = NOT APPLICABLE
PEG_TXP0 PEG_C_RXP0
DIS
C8001 1
AA38 PCIE_RX0P PCIE_TX0P Y33 2 SCD1U16V2KX-3GP PEG_RXP0 PLATFORM
PEG_TXN0 Y37 Y32 PEG_C_RXN0 C8002 1DIS 2 SCD1U16V2KX-3GP PEG_RXN0 STRAPS PIN DESCRIPTION OF DEFAULT SETTINGS RECOMMEND
PCIE_RX0N PCIE_TX0N SETTING
DIS Transmitter Power Savings Enable
D PEG_TXP1 Y35 W33 PEG_C_RXP1 C8003 1 2 SCD1U16V2KX-3GP PEG_RXP1 TX_PWRS_ENB GPIO0 X 1 D
PEG_TXN1 PCIE_RX1P PCIE_TX1P PEG_C_RXN1 C8004 1DIS 2 SCD1U16V2KX-3GP PEG_RXN1
0: 50% Tx output swing 1: Full Tx output swing
W36 PCIE_RX1N PCIE_TX1N W32
PCIE TRANSMITTER DE-EMPHASIS ENABLED
PEG_TXP2 PEG_C_RXP2
DIS
C8005 1
TX_DEEMPH_EN GPIO1 0:Tx de-emphasis disabled 1:Tx de-emphasis enabled X 1
W38 PCIE_RX2P PCIE_TX2P U33 2 SCD1U16V2KX-3GP PEG_RXP2
PEG_TXN2 V37 U32 PEG_C_RXN2 C8006 1DIS 2 SCD1U16V2KX-3GP PEG_RXN2 0:Advertises the PCIe device as 2.5GT/s capable at power on.
PCIE_RX2N PCIE_TX2N
BIF_GEN2_EN_A GPIO2 1:Advertises the PCIe device as 5.0GT/s capable at power on. 0 0
PEG_TXP3 PEG_C_RXP3
DIS
C8008 1
V35 PCIE_RX3P PCIE_TX3P U30 2 SCD1U16V2KX-3GP PEG_RXP3 optional input allow the system to request a fast
PEG_TXN3 U36 U29 PEG_C_RXN3 C8007 1DIS 2 SCD1U16V2KX-3GP PEG_RXN3 GPIO5_AC_BATT GPIO5 ? 0
PCIE_RX3N PCIE_TX3N power reduction by setting GPIO5 to low.
PEG_TXP4 PEG_C_RXP4 C8009
DIS
U38 PCIE_RX4P PCIE_TX4P T33 1 2 SCD1U16V2KX-3GP PEG_RXP4 RESERVED GPIO8 RESERVED 0 0
PEG_TXN4 T37 T32 PEG_C_RXN4 C8010 1DIS 2 SCD1U16V2KX-3GP PEG_RXN4
PCIE_RX4N PCIE_TX4N
0:VGA Controller capacity enabled
DIS VGA_DIS GPIO9 1:The device won't be recognized as the system's VGA controller 0 0
PEG_TXP5 T35 T30 PEG_C_RXP5 C8011 1 2 SCD1U16V2KX-3GP PEG_RXP5
PEG_TXN5 PCIE_RX5P PCIE_TX5P PEG_C_RXN5 C8012 1DIS 2 SCD1U16V2KX-3GP PEG_RXN5 BIOS_ROM_EN=1, Config[2:0] defines the ROM type
R36 PCIE_RX5N PCIE_TX5N T29 0 0 1
PEG_TXP12
DIS
PEG_C_RXP12 C8025 1
J38 PCIE_RX12P PCIE_TX12P K33 2 SCD1U16V2KX-3GP PEG_RXP12
PEG_TXN12 H37 K32 PEG_C_RXN12 C8026 1DIS 2 SCD1U16V2KX-3GP PEG_RXN12
PCIE_RX12N PCIE_TX12N +3.3V_RUN_VGA
DIS PIN STRAPS
PEG_TXP13 H35 J33 PEG_C_RXP13 C8028 1 2 SCD1U16V2KX-3GP PEG_RXP13
PEG_TXN13 PCIE_RX13P PCIE_TX13P PEG_C_RXN13 C8027 1DIS 2 SCD1U16V2KX-3GP PEG_RXN13
G36 PCIE_RX13N PCIE_TX13N J32
TX_PW RS_ENB R8001 1
DY 2 3KR2J-2-GP
PEG_TXP14
DIS
PEG_C_RXP14 C8030 1 DY
G38 PCIE_RX14P PCIE_TX14P K30 2 SCD1U16V2KX-3GP PEG_RXP14 TX_DEEMPH_EN R8002 1 2 3KR2J-2-GP
PEG_TXN14 PEG_C_RXN14 C8029 1DIS 2 SCD1U16V2KX-3GP PEG_RXN14
F37 PCIE_RX14N PCIE_TX14N K29
BIF_GEN2_EN_A R8003 1
DY 2 10KR2J-3-GP
PEG_TXP15
DIS
PEG_C_RXP15 C8032 1 DY
F35 PCIE_RX15P PCIE_TX15P H33 2 SCD1U16V2KX-3GP PEG_RXP15 GPIO8_ROMSO R8004 1 2 10KR2J-3-GP
PEG_TXN15 PEG_C_RXN15 C8031 1DIS 2 SCD1U16V2KX-3GP PEG_RXN15
B
E37 PCIE_RX15N PCIE_TX15N H32
VGA_DIS R8005 1
DY 2 10KR2J-3-GP B
CLOCK
CONFIG0 R8006 1
DIS 2 10KR2J-3-GP
CLK_PCIE_VGA AB35
AA36
PCIE_REFCLKP
CONFIG1 R8007 1
DY 2 10KR2J-3-GP
CLK_PCIE_VGA# PCIE_REFCLKN
CONFIG2 R8008 1
DY 2 10KR2J-3-GP
CALIBRATION R8017 DIS +1.0V_RUN_VGA
Y30 PCIE_CALRP R8009 10KR2J-3-GP
DIS
AJ21
AK21
NC#AJ21 PCIE_CALRP 1
1K27R2F-L-GP
2 VGA_CRT_VSYNC 1
DIS 2
R8015
1
DY
2 10KR2J-3-GP
10KR2J-3-GP
PLTRST_DELAY# 1 2 GPIO5_AC_BATT 1 2
R8021 0R2J-2-GP
GPIO21_BB_EN R8016 1
DY 2 10KR2J-3-GP
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
GPU_PCIE/STRAPPING(1/5)
Size Document Number Rev
A3 Berry X00
Date: Thursday, October 22, 2009 Sheet 80 of 92
5 4 3 2 1
5 4 3 2 1
VGA1C 3 OF 8 VGA1D 4 OF 8
DDR2 DDR2 DDR2 DDR2
MDA[0..31] GDDR3/GDDR5 GDDR5/GDDR3 MDB[0..31] GDDR3/GDDR5 GDDR5/GDDR3
DDR3 DDR3 DDR3 DDR3
MDA0 C37 G24 MAA0 MDB0 C5 P8 MAB0
MDA1 DQA0_0/DQA_0 MAA0_0/MAA_0 MDB1 DQB0_0/DQB_0 MAB0_0/MAB_0
C35 J23 MAA1 C3 T9 MAB1
MDA2 DQA0_1/DQA_1 MAA0_1/MAA_1 MDB2 DQB0_1/DQB_1 MAB0_1/MAB_1
A35 H24 MAA2 E3 P9 MAB2
DQA0_2/DQA_2 MAA0_2/MAA_2 DQB0_2/DQB_2 MAB0_2/MAB_2
MEMORY INTERFACE A
MEMORY INTERFACE B
MDA3 E34 J24 MAA3 MDB3 E1 N7 MAB3
MDA4 DQA0_3/DQA_3 MAA0_3/MAA_3 MDB4 DQB0_3/DQB_3 MAB0_3/MAB_3
G32 H26 MAA4 F1 N8 MAB4
MDA5 DQA0_4/DQA_4 MAA0_4/MAA_4 MDB5 DQB0_4/DQB_4 MAB0_4/MAB_4
D33 J26 MAA5 F3 N9 MAB5
MDA6 DQA0_5/DQA_5 MAA0_5/MAA_5 MDB6 DQB0_5/DQB_5 MAB0_5/MAB_5
F32 H21 MAA6 F5 U9 MAB6
MDA7 DQA0_6/DQA_6 MAA0_6/MAA_6 MDB7 DQB0_6/DQB_6 MAB0_6/MAB_6
E32 G21 MAA7 G4 U8 MAB7
MDA8 DQA0_7/DQA_7 MAA0_7/MAA_7 MDB8 DQB0_7/DQB_7 MAB0_7/MAB_7
D31 H19 MAA8 H5 Y9 MAB8
D
MDA9 DQA0_8/DQA_8 MAA1_0/MAA_8 MDB9 DQB0_8/DQB_8 MAB1_0/MAB_8 D
F30 H20 MAA9 H6 W9 MAB9
MDA10 DQA0_9/DQA_9 MAA1_1/MAA_9 MDB10 DQB0_9/DQB_9 MAB1_1/MAB_9
C30 L13 MAA10 J4 AC8 MAB10
MDA11 DQA0_10/DQA_10 MAA1_2/MAA_10 MDB11 DQB0_10/DQB_10 MAB1_2/MAB_10
A30 G16 MAA11 K6 AC9 MAB11
MDA12 DQA0_11/DQA_11 MAA1_3/MAA_11 MDB12 DQB0_11/DQB_11 MAB1_3/MAB_11
F28 J16 MAA12 K5 AA7 MAB12
MDA13 DQA0_12/DQA_12 MAA1_4/MAA_12 MDB13 DQB0_12/DQB_12 MAB1_4/MAB_12
C28 H16 A_BA2 L4 AA8 B_BA2
MDA14 DQA0_13/DQA_13 MAA1_5/MAA_13_BA2 MDB14 DQB0_13/DQB_13 MAB1_5/BA2
A28 J17 A_BA0 M6 Y8 B_BA0
MDA15 DQA0_14/DQA_14 MAA1_6/MAA_14_BA0 MDB15 DQB0_14/DQB_14 MAB1_6/BA0
E28 H17 A_BA1 M1 AA9 B_BA1
MDA16 DQA0_15/DQA_15 MAA1_7/MAA_A15_BA1 MDB16 DQB0_15/DQB_15 MAB1_7/BA1
D27 M3
MDA17 DQA0_16/DQA_16 MDB17 DQB0_16/DQB_16
F26 A32 DQMA0 M5 H3 DQMB0
MDA18 DQA0_17/DQA_17 WCKA0_0/DQMA_0 MDB18 DQB0_17/DQB_17 WCKB0_0/DQMB_0
C26 C32 DQMA1 N4 H1 DQMB1
MDA19 DQA0_18/DQA_18 WCKA0#_0/DQMA_1 MDB19 DQB0_18/DQB_18 WCKB0#_0/DQMB_1
A26 D23 DQMA2 P6 T3 DQMB2
MDA20 DQA0_19/DQA_19 WCKA0_1/DQMA_2 MDB20 DQB0_19/DQB_19 WCKB0_1/DQMB_2
F24 E22 DQMA3 P5 T5 DQMB3
MDA21 DQA0_20/DQA_20 WCKA0#_1/DQMA_3 MDB21 DQB0_20/DQB_20 WCKB0#_1/DQMB_3
C24 C14 DQMA4 R4 AE4 DQMB4
MDA22 DQA0_21/DQA_21 WCKA1_0/DQMA_4 MDB22 DQB0_21/DQB_21 WCKB1_0/DQMB_4
A24 A14 DQMA5 T6 AF5 DQMB5
MDA23 DQA0_22/DQA_22 WCKA1#_0/DQMA_5 MDB23 DQB0_22/DQB_22 WCKB1#_0/DQMB_5
E24 E10 DQMA6 T1 AK6 DQMB6
MDA24 DQA0_23/DQA_23 WCKA1_1/DQMA_6 MDB24 DQB0_23/DQB_23 WCKB1_1/DQMB_6
C22 D9 DQMA7 U4 AK5 DQMB7
MDA25 DQA0_24/DQA_24 WCKA1#_1/DQMA_7 MDB25 DQB0_24/DQB_24 WCKB1#_1/DQMB_7
A22 V6
MDA26 DQA0_25/DQA_25 GDDR5/DDR2/GDDR3 MDB26 DQB0_25/DQB_25 GDDR5/DDR2/GDDR3
F22 C34 QSAP_0 V1 F6 QSBP_0
MDA27 DQA0_26/DQA_26 EDCA0_0/QSA_0/RDQSA_0 MDB27 DQB0_26/DQB_26 EDCB0_0/QSB_0/RDQSB_0
D21 D29 QSAP_1 V3 K3 QSBP_1
MDA28 DQA0_27/DQA_27 EDCA0_1/QSA_1/RDQSA_1 MDB28 DQB0_27/DQB_27 EDCB0_1/QSB_1/RDQSB_1
A20 D25 QSAP_2 Y6 P3 QSBP_2
MDA29 DQA0_28/DQA_28 EDCA0_2/QSA_2/RDQSA_2 MDB29 DQB0_28/DQB_28 EDCB0_2/QSB_2/RDQSB_2
F20 E20 QSAP_3 Y1 V5 QSBP_3
MDA30 DQA0_29/DQA_29 EDCA0_3/QSA_3/RDQSA_3 MDB30 DQB0_29/DQB_29 EDCB0_3/QSB_3/RDQSB_3
D19 E16 QSAP_4 Y3 AB5 QSBP_4
MDA31 DQA0_30/DQA_30 EDCA1_0/QSA_4/RDQSA_4 MDB31 DQB0_30/DQB_30 EDCB1_0/QSB_4/RDQSB_4
MDA[32..63] E18 E12 QSAP_5 MDB[32..63] Y5 AH1 QSBP_5
MDA32 DQA0_31/DQA_31 EDCA1_1/QSA_5/RDQSA_5 MDB32 DQB0_31/DQB_31 EDCB1_1/QSB_5/RDQSB_5
C18 J10 QSAP_6 AA4 AJ9 QSBP_6
MDA33 DQA1_0/DQA_32 EDCA1_2/QSA_6/RDQSA_6 MDB33 DQB1_0/DQB_32 EDCB1_2/QSB_6/RDQSB_6
A18 D7 QSAP_7 AB6 AM5 QSBP_7
MDA34 DQA1_1/DQA_33 EDCA1_3/QSA_7/RDQSA_7 MDB34 DQB1_1/DQB_33 EDCB1_3/QSB_7/RDQSB_7
F18 AB1
MDA35 DQA1_2/DQA_34 MDB35 DQB1_2/DQB_34
D17 A34 QSAN_0 AB3 G7 QSBN_0
MDA36 DQA1_3/DQA_35 DDBIA0_0/QSA_0#/WDQSA_0 MDB36 DQB1_3/DQB_35 DDBIB0_0/QSB_0#/WDQSB_0
A16 E30 QSAN_1 AD6 K1 QSBN_1
MDA37 DQA1_4/DQA_36 DDBIA0_1/QSA_1#/WDQSA_1 MDB37 DQB1_4/DQB_36 DDBIB0_1/QSB_1#/WDQSB_1
F16 E26 QSAN_2 AD1 P1 QSBN_2
MDA38 DQA1_5/DQA_37 DDBIA0_2/QSA_2#/WDQSA_2 MDB38 DQB1_5/DQB_37 DDBIB0_2/QSB_2#/WDQSB_2
D15 C20 QSAN_3 AD3 W4 QSBN_3
MDA39 DQA1_6/DQA_38 DDBIA0_3/QSA_3#/WDQSA_3 MDB39 DQB1_6/DQB_38 DDBIB0_3/QSB_3#/WDQSB_3
E14 C16 QSAN_4 AD5 AC4 QSBN_4
MDA40 DQA1_7/DQA_39 DDBIA1_0/QSA_4#/WDQSA_4 MDB40 DQB1_7/DQB_39 DDBIB1_0/QSB_4#/WDQSB_4
F14 C12 QSAN_5 AF1 AH3 QSBN_5
MDA41 DQA1_8/DQA_40 DDBIA1_1/QSA_5#/WDQSA_5 MDB41 DQB1_8/DQB_40 DDBIB1_1/QSB_5#/WDQSB_5
D13 J11 QSAN_6 AF3 AJ8 QSBN_6
MDA42 DQA1_9/DQA_41 DDBIA1_2/QSA_6#/WDQSA_6 MDB42 DQB1_9/DQB_41 DDBIB1_2/QSB_6#/WDQSB_6
F12 F8 QSAN_7 AF6 AM3 QSBN_7
MDA43 DQA1_10/DQA_42 DDBIA1_3/QSA_7#/WDQSA_7 MDB43 DQB1_10/DQB_42 DDBIB1_3/QSB_7#/WDQSB_7
A12 AG4
MDA44 DQA1_11/DQA_43 MDB44 DQB1_11/DQB_43
D11 J21 AH5 T7
MDA45 DQA1_12/DQA_44 ADBIA0/ODTA0 ODTA0 MDB45 DQB1_12/DQB_44 ADBIB0/ODTB0 ODTB0
F10 G19 AH6 W7
MDA46 DQA1_13/DQA_45 ADBIA1/ODTA1 ODTA1 MDB46 DQB1_13/DQB_45 ADBIB1/ODTB1 ODTB1
C A10 AJ4 C
MDA47 DQA1_14/DQA_46 MDB47 DQB1_14/DQB_46
C10 H27 AK3 L9
MDA48 DQA1_15/DQA_47 CLKA0 CLKA0 MDB48 DQB1_15/DQB_47 CLKB0 CLKB0
G13 G27 AF8 L8
MDA49 DQA1_16/DQA_48 CLKA0# CLKA0# MDB49 DQB1_16/DQB_48 CLKB0# CLKB0#
H13 AF9
MDA50 DQA1_17/DQA_49 MDB50 DQB1_17/DQB_49
J13 J14 AG8 AD8
MDA51 DQA1_18/DQA_50 CLKA1 CLKA1 MDB51 DQB1_18/DQB_50 CLKB1 CLKB1
H11 H14 AG7 AD7
MDA52 DQA1_19/DQA_51 CLKA1# CLKA1# MDB52 DQB1_19/DQB_51 CLKB1# CLKB1#
G10 AK9
MDA53 DQA1_20/DQA_52 MDB53 DQB1_20/DQB_52
G8 K23 AL7 T10
MDA54 DQA1_21/DQA_53 RASA0# RASA0# MDB54 DQB1_21/DQB_53 RASB0# RASB0#
K9 K19 AM8 Y10
MDA55 DQA1_22/DQA_54 RASA1# RASA1# MDB55 DQB1_22/DQB_54 RASB1# RASB1#
K10 AM7
MDA56 DQA1_23/DQA_55 MDB56 DQB1_23/DQB_55
G9 K20 AK1 W10
MDA57 DQA1_24/DQA_56 CASA0# CASA0# MDB57 DQB1_24/DQB_56 CASB0# CASB0#
A8 K17 AL4 AA10
MDA58 DQA1_25/DQA_57 CASA1# CASA1# MDB58 DQB1_25/DQB_57 CASB1# CASB1#
C8 AM6
MDA59 DQA1_26/DQA_58 MDB59 DQB1_26/DQB_58
E8 K24 AM1 P10
MDA60 DQA1_27/DQA_59 CSA0#_0 CSA0#_0 MDB60 DQB1_27/DQB_59 CSB0#_0 CSB0#_0
A6
DQA1_28/DQA_60 CSA0#_1
K27 Reserved for JTAG AN4
DQB1_28/DQB_60 CSB0#_1
L10
MDA61 C6 MDB61 AP3
MDA62 DQA1_29/DQA_61 MDB62 DQB1_29/DQB_61
E6 M13 AP1 AD10
MDA63 DQA1_30/DQA_62 CSA1#_0 CSA1#_0 MDB63 DQB1_30/DQB_62 CSB1#_0 CSB1#_0
A5 K16 AP5 AC10
DQA1_31/DQA_63 CSA1#_1 +3.3V_RUN_VGA DQB1_31/DQB_63 CSB1#_1
MVREFDA L18 K21 U10
MVREFSA MVREFDA CKEA0 CKEA0 MVREFDB CKEB0 CKEB0
L20 J20 Y12 AA11
MVREFSA CKEA1 CKEA1 MVREFDB CKEB1 CKEB1
2
MVREFSB AA12 +1.5V_RUN
MEM_CALRN0 R8121 MVREFSB
L27 K26 N10
MEM_CALRN1 MEM_CALRN0 WEA0# WEA0# WEB0# WEB0#
N12
MEM_CALRN1 WEA1#
L15
WEA1# DIS 10KR2J-3-GP WEB1#
AB11
WEB1#
1
MEM_CALRN2 AG12 R_MEM_3
MEM_CALRN2
MEM_CALRP1 M12
MEM_CALRP1 MAA0_8
H23 MAA13 1 TEST_EN AD28
TESTEN MAB0_8
T8 MAB13 DY R8102
MEM_CALRP0 M27 J19 W8 2K2R2J-2-GP
MEM_CALRP0 MAA1_8 MAB1_8
2
GDDR5
2
+1.5V_RUN MEM_CALRP2 TP8101 TPAD14-GP CLKTESTB AL10 CLKTESTA DRAM_RST
1 AH11 1 2 MEM_RST
R8122 TP8102 TPAD14-GP CLKTESTB DRAM_RST# R8103 680R2J-3-GP
DIS DY
1
1 2 MEM_CALRN0 10KR2J-3-GP R_MEM_1 C_MEM
1
243R2F-2-GP R8104 R8105
1
2
243R2F-2-GP R8106 MADISON-PRO-2-GP
DIS
2
DIS MADISON-PRO-2-GP
1 2 MEM_CALRN2
B
243R2F-2-GP
R8110 1
DIS
R8107
DIS For new version
B
2MEM_CALRP1
243R2F-2-GP
R8111 1
DIS
2MEM_CALRP0
** This basic topology should be used for DRAM_RST for
DDR3/GDDR3/GDDR5.These Capacitors and Resistor values
243R2F-2-GP
are an example only. The Series R and || Cap values
DIS will depend on the DRAM load and will have to be
R8112 1 2MEM_CALRP2
243R2F-2-GP calculated for different Memory ,DRAM Load and board
to pass Reset Signal Spec.
PLACE MVREF DIVIDERS AND CAPS CLOSE TO ASIC
http://shop61654488.taobao.com
Title
GPU Memory(2/5)
Size Document Number Rev
C Berry X00
Date: Thursday, October 22, 2009 Sheet 81 of 92
5 4 3 2 1
5 4 3 2 1
VGA1B 2 OF 8
7 OF 8
1 DIS 4
DVPDATA[0:3] Description TX0P_DPA2P
AT25 HDMI_PCH_DATA0 VGA1G
MUTI GFX AR24 SRN10KJ-5-GP
TX0M_DPA2N HDMI_PCH_DATA0#
DPA
1000 DDR3 Samsung-K4W1G1646E-HC12 (800MHz) TX1P_DPA1P
AU26 HDMI_PCH_DATA1
AV25 LVDS CONTROL AK27
TX1M_DPA1N HDMI_PCH_DATA1# VARY_BL VGA_LBKLT_CTL
AJ27 VGA_LCDVDD_EN
DIGON
0000 DDR3 Hynix-H5TQ1G63BFR-12C (800MHz) AR8
DVPCNTL_MVP_0 TX2P_DPA0P
AT27 HDMI_PCH_DATA2
MEM_ID Control AU8
AP8
DVPCNTL_MVP_1 TX2M_DPA0N
AR26 HDMI_PCH_DATA2#
DVPCNTL_0
DVPDATA[0:3] Default:Pull down AW8
DVPCNTL_1 TXCBP_DPB3P
AR30
+1.8V_RUN_VGA AR3 AT29 AK35 GPU_LVDSB_TXC
DVPCNTL_2 TXCBM_DPB3N TXCLK_UP_DPF3P
AR1 AL36
D R8207 1 Hynix2 10KR2J-3-GP MEM_ID0 AU1
DVPCLK
AV31
TXCLK_UN_DPF3N GPU_LVDSB_TXC#
D
R8209 1 10KR2J-3-GP MEM_ID1 DVPDATA_0 TX3P_DPB2P
DY 21 AU3 AU30 AJ38 GPU_LVDSB_TX0
THERMTRIP_R
1
DVPDATA_6 TX5P_DPB0P
THERMTRIP_VGA# AW6 AU32 AG38 GPU_LVDSB_TX2
DVPDATA_7 TX5M_DPB0N TXOUT_U2P_DPF0P
DY R8208 AU6
AT7
DVPDATA_8
AU14
TXOUT_U2N_DPF0N
AH37 GPU_LVDSB_TX2#
6
D
DVPDATA_10 TXCCM_DPC3N TXOUT_U3P
AN7 AG36
2
DVPDATA_14 DPC
. . AW10
DVPDATA_15 TX1P_DPC1P
AU16
AU10 AV15 AP34 GPU_LVDSA_TXC
DVPDATA_16 TX1M_DPC1N TXCLK_LP_DPE3P
AP10 AR34 GPU_LVDSA_TXC#
S
DVPDATA_17 TXCLK_LN_DPE3N
AV11 AT17
DVPDATA_18 TX2P_DPC0P R8202 VGA_BLEN
H_THERMTRIP# AT11 AR16 1 DIS 210KR2J-3-GP AW37 GPU_LVDSA_TX0
DVPDATA_19 TX2M_DPC0N TXOUT_L0P_DPE2P
AR12 AU35 GPU_LVDSA_TX0#
+3.3V_RUN_VGA DVPDATA_20 TXOUT_L0N_DPE2N
AW12 AU20
DVPDATA_21 TXCDP_DPD3P
THERMTRIP_VGA_GATE AU12 AT19 AR37 GPU_LVDSA_TX1
DVPDATA_22 TXCDM_DPD3N TXOUT_L1P_DPE1P
AP12 AU39 GPU_LVDSA_TX1#
DVPDATA_23 TXOUT_L1N_DPE1N
AT21
2
1
TX3P_DPD2P
AR20 AP35 GPU_LVDSA_TX2
JTAG_TRST#_VGA RN8201 TX3M_DPD2N TXOUT_L2P_DPE0P
AR35 GPU_LVDSA_TX2#
DPD TXOUT_L2N_DPE0N
AU22
For new version DIS SRN4K7J-8-GP TX4P_DPD1P
AV21 AN36
TX4M_DPD1N TXOUT_L3P
AP37
I2C TXOUT_L3N
AT23
3
4
TX5P_DPD0P
2
2 GPU_LVDS_DATA_C AJ26
10KR2J-3-GP R8203
GPU_LVDS_DATA 3
DIS SDA MADISON-PRO-2-GP
DY Straps SRN0J-6-GP AD39 VGA_CRT_RED DIS
1
GPIO_0 +1.8V_RUN_VGA
TX_DEEMPH_EN AH18 AE36 VGA_CRT_GREEN
GPIO_1 G AVDD
BIF_GEN2_EN_A AN16 AD35
GPIO_2 G# L8202 DIS
AH23
GPIO_3_SMBDATA (1.8V@65mA AVDD)
C AJ23 AF37 VGA_CRT_BLUE 1 2 C
GPIO_4_SMBCLK B
AH17 AE38 +3.3V tolerant BLM15BD121SS1D-GP
SCD1U10V2KX-4GP
GPIO5_AC_BATT GPIO_5_AC_BATT B#
1
1 GPIO6_VGA AJ17 DAC1 RN8204 C8203 C8204
TP8207 TPAD14-GP GPIO_6 VGA_CRT_BLUE C8201
+3.3V_RUN_VGA
VGA_BLEN AK17
GPIO_7_BLON HSYNC
AC36 VGA_CRT_HSYNC 1
VGA_CRT_GREEN 2
8
SC4D7U6D3V3KX-GP
DIS DIS DISSC1U6D3V2KX-GP
AJ13 AC38 7
GPIO8_ROMSO VGA_CRT_VSYNC DIS
2
GPIO_8_ROMSO VSYNC VGA_CRT_RED
VGA_DIS AH15 3 6
GPIO_9_ROMSI
AJ16
GPIO_10_ROMSCK DIS 4 5
2
1
JTAG_TMS_VGA TP8203 TPAD14-GP GPIO17_VGA GPIO_16_SSIN VDD1DI C8206 C8207
1 AG30 AC34
SC1U6D3V2KX-GP
TP8213 TPAD14-GP GPIO18_VGA GPIO_17_THERMAL_INT VSS1DI C8202
TP8209
1
THERMTRIP_VGA
AN14
GPIO_18_HPD3 SC4D7U6D3V3KX-GP
DIS DIS
AM17 DIS
2
GPIO_19_CTF SCD1U10V2KX-4GP
PWRCNTL_1 AL13 AC30
GPIO_20_PWRCNTL_1 R2
GPIO21_BB_EN AJ14 AC31
GPIO_21_BB_EN R2#
BIOS_ROM_EN AK13
GPIO_22_ROMCS#
PEG_CLKREQ# AN13 AD30
JTAG_TRST#_VGA GPIO_23_CLKREQ# G2
AM23 AD31
R8204 TP8202 JTAG_TDI_VGA JTAG_TRST# G2#
1 TPAD14-GP AN23
JTAG_TCK_VGA JTAG_TDI
JTAG SIGNAL OPTION CLK_VGA_27M_SS
1 DIS 2 AK23
JTAG_TCK B2
AF30 (1.8V@50mA VDD2DI)
JTAG_TMS_VGA AL24 AF31
JTAG_TDO_VGA JTAG_TMS B2#
Normal Debug 0R2J-2-GP TP8205 1 TPAD14-GP AM24
SCD1U10V2KX-4GP
JTAG_TDO
1
Signal TP8206 1 TPAD14-GP GEN_A AJ19 C8209 C8210
mode mode TP8211 TPAD14-GP GEN_B GENERICA
For new version no 27M TP8218
1
TPAD14-GP GENERICC
AK19
GENERICB C
AC32 DY DY SC1U6D3V2KX-GP
1 AJ20 AD32
2
GENERICD GENERICC Y
TESTEN "1"(PU) "1"(PU) TP8219 1 TPAD14-GP AK20
GENERICD COMP
AF32
TP8212 1 TPAD14-GP GENERICE_HPD4 AJ24
TP8220 TPAD14-GP GENERICF GENERICE_HPD4 DAC2
1 AH26
GENERICG GENERICF
JTAG_TRST# "0"(PD) "1"(PU) TP8221 1 TPAD14-GP AH24
GENERICG H2SYNC
AD29 HSYNC_DAC2
AC29 A2VDDQ
V2SYNC VSYNC_DAC2
JTAG_TCK CLK "1"(PU) +1.8V_RUN_VGA
HDMI_HPD_DET AK24
HPD1
L8205 DIS ([email protected] A2VDDQ)
AG31 +1.8V_RUN_VGA 1 2
VDD2DI BLM15BD121SS1D-GP
AG32
SC1U6D3V2KX-GP
SCD1U10V2KX-4GP
VSS2DI
1
1
JTAG_TMS "1"(PU) "1"(PU) +3.3V_RUN_VGA C8212 C8213
PLACE VREFG DIVIDER AND CAP R8216 DIS DIS
DIS 499R2F-2-GP AG33 A2VDDQ
CLOSE TO ASIC
2
A2VDD
B +1.8V_RUN_VGA DPLL_PVDD AD33 B
2
GPU_VREFG A2VDDQ
AH13
L8201 VREFG
DIS (1.8V@75mA DPLL_PVDD) AF33
SCD1U10V2KX-4GP
1
DPLL_PVDD A2VSSQ
1 2
1
R2SET
1
SC4D7U6D3V3KX-GP DPLL_PVDD
DIS AN32
2
1
DPLL_PVSS C8215 C8216
DIS
SC1U6D3V2KX-GP
2
DDC/AUX
DDC1CLK
AM26 VGA_CRT_DDCCLK DY DY
AN31 AN26 VGA_CRT_DDCDATA DDC1 channel for CRT SCD1U10V2KX-4GP
2
DPLL_VDDC DDC1DATA
AM27
+1.0V_RUN_VGA DPLL_VDDC XTALIN PLL/CLOCK AUX1P
(1.0V@125mA DPLL_VDDC) AV33
XTALIN AUX1N
AL27
DIS (1.1V@150mA DPLL_VDDC For M96/M92) XTALOUT AU34
XTALOUT
1 2 AM19 GPU_HDMI_CLK
DDC2CLK
L8207 BLM18PG471SN1D-GP
DDC2DATA
AL19 GPU_HDMI_DATA DDC2 channel for HDMI
CLK_VGA_27M_NSS AW34
1
VGA_THERMDA DDCCLK_AUX3P
AL30
AM30
DDC1/DDC2/DDC6 have 5V-tolerant
2
C8226 DDCDATA_AUX3N
SC470P50V2JN-GP
DY AF29
DDCCLK_AUX4P
AL29
AM29
1
C8223
DIS C8224
DIS C8225 MADISON-PRO-2-GP
DY
SC4D7U6D3V3KX-GP SC1U6D3V2KX-GP SCD1U10V2KX-4GP
DIS SC18P50V2JN-1-GP
2
XTAL-27MHZ-85-GP
A DY A
<Core Design>
Clock Input Configuraiton -GDDR3/DDR3
a) 27MHz crystal connected to XTALIN or XTALOUT or Wistron Corporation
b) 27MHz (1.8V) oscillator connected to XTALIN or 21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
c) 27MHz (3.3V) oscillator connected to XO_IN (Park, Madison, and Broadway only)
http://shop61654488.taobao.com
Title
GPU_DP/LVDS/CRT/GPIO(3/5)
Size Document Number Rev
A2
Berry X00
Date: Thursday, October 22, 2009 Sheet 82 of 92
5 4 3 2 1
5 4 3 2 1
VGA1E 5 OF 8 +1.8V_RUN_VGA
+1.5V_RUN
For DDR3/GDDR5, MVDDQ = 1.5V MEM I/O
PCIE (1.8V@504mA PCIE_VDDR)
AC7 AA31
VDDR1 PCIE_VDDR
SC1U6D3V2KX-GP
AD11 AA32
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
1
1
VDDR1 PCIE_VDDR
SCD1U10V2KX-4GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
C8301 C8304 C8305 C8306 C8307 C8308 C8309 C8310 C8311 C8312 AF7 AA33 C8313 C8314 C8315 C8316 C8317
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
VDDR1 PCIE_VDDR SC4D7U6D3V3KX-GP
AG10
VDDR1 PCIE_VDDR
AA34 DIS
DIS DIS DIS DIS DIS DIS DIS DIS DIS DIS AJ7 V28
DY DIS DY DIS
2
2
VDDR1 PCIE_VDDR
AK8 W29
VDDR1 PCIE_VDDR
AL9 W30
VDDR1 PCIE_VDDR +1.0V_RUN_VGA
G11 Y31
VDDR1 PCIE_VDDR
G14
VDDR1
G17
VDDR1 (1.0V@1920mA PCIE_VDDC)
G20 G30
VDDR1 PCIE_VDDC
1
1
C8318 C8319 C8320 C8321 C8322 C8323 C8324 C8325 C8326 C8327 G23 G31
SC1U10V2KX-1GP
SCD1U10V2KX-4GP
SC1U6D3V2KX-GP
SCD1U16V2KX-3GP
SCD1U10V2KX-4GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
1
VDDR1 PCIE_VDDC
SC1U6D3V2KX-GP
G26 H29 C8328 C8329 C8330 C8331 C8332 C8333 C8302 C8334
DIS DIS DIS VDDR1 PCIE_VDDC
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
DIS SC4D7U6D3V3KX-GP
DIS DIS DY DY DY DY DY G29 H30
2
2
VDDR1 PCIE_VDDC
H10 J29
DIS
2
VDDR1 PCIE_VDDC
J7 J30
D
J9
VDDR1 PCIE_VDDC
L28
DIS DIS DIS DIS DIS DIS D
VDDR1 PCIE_VDDC
K11 M28
VDDR1 PCIE_VDDC
K13 N28
VDDR1 PCIE_VDDC
K8 R28
VDDR1 PCIE_VDDC
L12 T28
VDDR1 PCIE_VDDC
L16 U28 For UMA +VGA_CORE connect to GND
1
SC10U6D3V5KX-1GP
VDDR1
L26 AA15
2
1
SC1U6D3V2KX-GP
M11 AA20 C8336 C8337 C8338 C8339 C8340 C8341 C8342 C8343 C8344 C8345
VDDR1 VDDC
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U10V2KX-1GP
SC1U6D3V2KX-GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
N11 AA22 SC1U6D3V2KX-GP R8301
VDDR1 VDDC
P7 AA24
DIS DIS DIS DIS DIS DIS DIS DIS DIS DIS UMA 0R3J-0-U-GP
2
VDDR1 VDDC
R11 AA27
VDDR1 VDDC
U11 AB16
2
VDDR1 VDDC
U7 AB18
VDDR1 VDDC
Y11 AB21
VDDR1 VDDC
Y7 AB23
VDDR1 VDDC
AB26
+1.8V_RUN_VGA VDDC
AB28
VDDC
1
AC17 C8346 C8347 C8348 C8349 C8350
VDDC
SC1U6D3V2KX-GP
SCD1U16V2KX-3GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
VDDC_CT LEVEL VDDC
AC20
AC22
DIS DIS DY DIS DIS SC1U6D3V2KX-GP
2
TRANSLATION VDDC
(1.8V@110mA VDD_CT) VDDC
AC24
POWER
1 2 AF26 AC27
L8301 DIS BLM15BD121SS1D-GP AF27
VDD_CT VDDC
AD18
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SCD1U10V2KX-4GP
SC1U6D3V2KX-GP
SC4D7U6D3V3KX-GP
1
C8351 C8352 C8353 C8354 C8355 VDD_CT VDDC
AG26 AD21
VDD_CT VDDC
DIS DIS DIS DIS AG27
VDD_CT VDDC
AD23
AD26
DIS
2
2
VDDC
AF17
I/O VDDC
AF20
1
VDDC
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SCD1U16V2KX-3GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SCD1U16V2KX-3GP
SC1U6D3V2KX-GP
+3.3V_RUN_VGA AF23 AF22 C8356 C8357 C8358 C8359 C8360 C8361 C8362 C8363 C8364 C8365
VDDR3 VDDC
AF24
AG23
VDDR3 VDDC
AG16
AG18
DIS DY DIS COLAY
DIS DIS DIS DIS DIS DIS
2
VDDR3 VDDC
AG24 AG21
SC4D7U6D3V3KX-GP
VDDR3 VDDC
1
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
VDDC
DIS VDDC
AH27
AF13 AH28
2
VDDR4 VDDC
DIS DIS DIS AF15
VDDR4 VDDC
M26
AG13 N24
VDDR4 VDDC
C AG15 N27 C
VDDR4 VDDC/BIF_VDDC C8370 C8371 C8373
R18
VDDC
1
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U6D3V5KX-1GP
SC10U10V5KX-2GP
R21 C8372
VDDC
AD12 R23
AF11
VDDR4 VDDC
R26
DIS DIS DY DIS
2
VDDR4 VDDC
AF12 T17
VDDR4 VDDC
AG11 T20
VDDR4 VDDC
T22
VDDC
T24
1
C8374 VDDC
T27
SC1U6D3V2KX-GP C8375 VDDC/BIF_VDDC
U16
SCD1U10V2KX-4GP VDDC
M20 U18
2
NC_VDDRHA VDDC
DIS DIS M21
NC_VSSRHA VDDC
U21
U23
VDDC
U26
VDDC
V12 V17
U12
NC_VDDRHB
NC_VSSRHB
VDDC
VDDC
V20 VDDCI and VDDC should have seperate regulators with a merge option on PCB
V22
VDDC
V24
PCIE_PVDD
VDDC
VDDC
V27
Y16
For Madison and Park, VDDCI and VDDC can share one common regulator
PLL VDDC
(1.8V@40mA PCIE_PVDD) VDDC
Y18
1
L8302 DIS 2
BLM15BD121SS1D-GP MPV18
AB37
PCIE_PVDD VDDC
Y21
Y23
1
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
VDDCI
1
1
(For M96 SPV10 = VDDC) C8380 C8381 AN10 AC15 C8382 C8383 C8384 C8385 C8386 C8387 C8388
SPVSS VDDCI
SCD1U10V2KX-4GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
C8379 SC1U6D3V2KX-GP
(For M97, Broadway, Madison and Park SPV10 = 1.0V) DIS DIS DIS VDDCI
AD13
AD16
DY DY DIS SC10U10V5KX-2GP
DIS DIS DIS DIS
2
2
SC4D7U6D3V3KX-GP VDDCI
M15
VDDCI
M16
VOLTAGE VDDCI
M18
SENESE VDDCI
M23
VDDCI
N13
VDDCI
M97, Broadway, Madison and Park only 1FB_VDDC AF28 N15
B TP8301 TPAD14-GP FB_VDDC VDDCI B
M96 do not support core vsense feature VDDCI
N17
N20
VDDCI
1FB_VDDCI AG28 N22
TP8302 TPAD14-GP FB_VDDCI ISOLATED VDDCI
R12
CORE I/O VDDCI
R13
VDDCI
1FB_GND AH29 R16
TP8303 TPAD14-GP FB_GND VDDCI
T12
VDDCI
T15
VDDCI
VCORE_SEN/RTN and VDDCI_SEN/RTN route as differetial pair VDDCI
V15
Y13
VDDCI
MADISON-PRO-2-GP
M97, Broadway, Madison and Park only
SPV18
DIS
(1.8V@75mA SPV18) NOTE1:
1
DIS 2
Back Bias is not supported on M97, Broadway, Madison and Park
1
L8304 BLM15BD121SS1D-GP
C8389 C8390 C8391
DIS For the M96 Back Bias circuitry, refer to REF134
SC1U6D3V2KX-GP
SCD1U10V2KX-4GP
DIS DIS
2
SC4D7U6D3V3KX-GP
NOTE2:
FB_VDDC, FB_VDDCI and FB_GND are not support on M96
NOTE3:
M97 VDDC and VDDCI ball assignments are different from M96.
(M97, Broadway and Madison: 1.8V@150mA MPV18) If M96 is populated on this design, VDDC and VDDCI will be shorted on the substrate.
(Park: 1.8V@75mA MPV18)
MPV18
L8305 NOTE4:
DIS
1 2
BLM18PG471SN1D-GP
For M2 design compatibility, refer to the document AN_M96_Ax and AN_M97_Ax
SC1U6D3V2KX-GP
1
C8393 C8396
C8392 DIS SCD1U10V2KX-4GP
DIS DIS
2
A SC4D7U6D3V3KX-GP A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
GPU_POWER(4/5)
Size Document Number Rev
A2
Berry X00
Date: Thursday, October 22, 2009 Sheet 83 of 92
5 4 3 2 1
5 4 3 2 1
VGA1F 6 OF 8
VGA1H 8 OF 8
AB39 A3 DPA_VDD18
PCIE_VSS GND DPB_VDD18 DP C/D POWER DP A/B POWER
E39 A37
PCIE_VSS GND
F34 AA16
PCIE_VSS GND
F39 AA18 AP20 AN24
PCIE_VSS GND +1.0V_RUN_VGA DPC_VDD18 DPA_VDD18
G33 AA2 AP21 AP24
PCIE_VSS GND DPC_VDD18 DPA_VDD18 +1.0V_RUN_VGA
G34
PCIE_VSS GND
AA21 DNI for M96/M92
H31 AA23 DPA_VDD10
PCIE_VSS GND L8403
H34
PCIE_VSS GND
AA26 (1.0V@110mA DPC_VDD10) (1.0V@110mA DPA_VDD10) DIS
H39 AA28 AP13 AP31 1 2 +1.8V_RUN_VGA DPA_VDD18
1
PCIE_VSS GND DPC_VDD10 DPA_VDD10 BLM15BD121SS1D-GP
J31 AA6 AT13 AP32
PCIE_VSS GND DPC_VDD10 DPA_VDD10 C8402 C8403 C8405
J34 AB12
SCD1U10V2KX-4GP
SC1U6D3V2KX-GP
PCIE_VSS GND SC10U6D3V5KX-1GP L8402
K31 AB15 DIS DIS DIS DIS (1.8V@130mA DPA_VDD18)
2
PCIE_VSS GND
K34 AB17 AN17 AN27 1 2
PCIE_VSS GND DPC_VSSR DPA_VSSR BLM15BD121SS1D-GP
K39 AB20 AP16 AP27
2
PCIE_VSS GND DPC_VSSR DPA_VSSR C8407
L31 AB22 AP17 AP28
SC1U6D3V2KX-GP
D D
PCIE_VSS GND DPC_VSSR DPA_VSSR C8406 C8408
L34
PCIE_VSS GND
AB24 AW14
DPC_VSSR DPA_VSSR
AW24 DIS DIS
M34 AB27 AW16 AW26 SC4D7U6D3V3KX-GP DIS SCD1U10V2KX-4GP
1
PCIE_VSS GND DPC_VSSR DPA_VSSR
M39 AC11
PCIE_VSS GND DPD_VDD18 DPB_VDD18
N31 AC13
PCIE_VSS GND DPB_VDD18
N34 AC16
PCIE_VSS GND +1.0V_RUN_VGA
P31 AC18 AP22 AP25
PCIE_VSS GND DPD_VDD18 DPB_VDD18
P34 AC2 AP23 AP26
PCIE_VSS GND DPD_VDD18 DPB_VDD18 +1.0V_RUN_VGA
P39
PCIE_VSS GND
AC21 DIS (1.8V@130mA DPB_VDD18)
R34 AC23 1 2
PCIE_VSS GND R8402 0R2J-2-GP
T31
PCIE_VSS GND
AC26 (1.0V@110mA DPD_VDD10)
2
T34 AC28 AP14 AN33 (1.0V@110mA DPB_VDD10) DY C8410
SC1U6D3V2KX-GP
PCIE_VSS GND DPD_VDD10 DPB_VDD10 C8409 C8411
T39
PCIE_VSS GND
AC6 AP15
DPD_VDD10 DPB_VDD10
AP33
SC4D7U6D3V3KX-GP
DY DIS SCD1U10V2KX-4GP
U31 AD15
1
PCIE_VSS GND
U34 AD17
PCIE_VSS GND
V34 AD20
PCIE_VSS GND
V39 AD22 AN19 AN29
PCIE_VSS GND DPD_VSSR DPB_VSSR
W31 AD24 AP18 AP29
PCIE_VSS GND DPD_VSSR DPB_VSSR
W34 AD27 AP19 AP30
PCIE_VSS GND DPD_VSSR DPB_VSSR
Y34 AD9 AW20 AW30
PCIE_VSS GND DPD_VSSR DPB_VSSR +1.8V_RUN_VGA
Y39 AE2 AW22 AW32
PCIE_VSS GND DPD_VSSR DPB_VSSR DPA_PVDD
AE6
GND L8404
GND
AF10 (1.8V@20mA DPA_PVDD) DIS
AF16 DP mode R8401 DIS R8404 1 2
GND
AF18 (1.8V@130mA DPE_VDD18) 1 2DPCD_CALR AW18 AW28DPAB_CALR1 2 BLM15BD121SS1D-GP
1
GND +1.8V_RUN_VGA 150R2F-1-GP DPCD_CALR DPAB_CALR 150R2F-1-GP C8412
AF21
GND
SC1U6D3V2KX-GP
SCD1U10V2KX-4GP
GND
1
AG17 LVDS mode DPE_VDD18 C8413
GND L8401 C8414
F15 AG2 DIS (1.8V@200mA DPE_VDD18) DP E/F POWER DP PLL POWER DIS DIS
DIS
2
GND GND SC4D7U6D3V3KX-GP DPD_VDD18
F17 AG20 1 2 AH34 AU28 DIS
2
GND GND BLM18PG471SN1D-GP DPE_VDD18 DPA_PVDD
F19 AG22 AJ34 AV27
2
GND GND C8401 C8418 DPE_VDD18 DPA_PVSS
F21 AG6
SC1U6D3V2KX-GP
GND GND SC4D7U6D3V3KX-GP C8419
F23
GND GND
AG9 DIS DIS DIS DIS (1.8V@130mA DPD_VDD18)
F25 AH21 LVDS mode SCD1U10V2KX-4GP (1.8V@20mA DPB_PVDD) 1 2
1
GND GND R8405 0R2J-2-GP
F27 AJ10 (1.0V@120mA DPE_VDD10) AL33 AV29
2
GND GND DP mode DPE_VDD10 DPE_VDD10 DPB_PVDD C8421
F29 AJ11 AM33 AR28 DY Madison
SC1U6D3V2KX-GP
GND GND DPE_VDD10 DPB_PVSS C8415
F31
GND GND
AJ2 (1.0V@110mA DPE_VDD10)
F33 AJ28 SC4D7U6D3V3KX-GP DY C8422
1
GND GND +1.0V_RUN_VGA SCD1U10V2KX-4GP
F7
GND GND
AJ6 (1.8V@20mA DPC_PVDD)
L8408
F9
G2
GND GND
AK11
AK31 1
DIS2
AN34
AP39
DPE_VSSR DPC_PVDD
AU18
AV17
GND GND BLM15BD121SS1D-GP DPE_VSSR DPC_PVSS
G6 AK7 AR39
GND GND DPE_VSSR
1
C H9 AL11 C8404 C8424 C8425 AU37 C
GND GND SC4D7U6D3V3KX-GP DPE_VSSR
J2 AL14 DIS DIS (1.8V@20mA DPD_PVDD)
SC1U6D3V2KX-GP
GND GND
J27 AL17 DISSCD1U10V2KX-4GP AV19
2
GND GND DP mode DPD_PVDD
J6 AL2 AR18
GND GND DPD_PVSS
J8
GND GND
AL20 (1.8V@130mA DPF_VDD18)
K14 AL21 LVDS mode AF34 DPF_PVDD
GND GND/PX_EN DPF_VDD18 DPF_VDD18
K7
GND GND
AL23 (1.8V@200mA DPF_VDD18) AG34
DPF_VDD18 (1.8V@20mA DPE_PVDD)
L11 AL26 AM37
GND GND +1.8V_RUN_VGA DPE_PVDD
L17 AL32 AN38
GND GND L8405 DIS DPE_PVSS
L2 AL6
GND GND
L22 AL8 1 2 AK33
GND GND BLM18PG471SN1D-GP DPF_VDD10 L8406
L24
GND GND
AM11 AK34
DPF_VDD10 (1.8V@20mA DPF_PVDD) DIS
1
2
L6 AM31 C8423 C8427 AL38 1 2
GND GND SC4D7U6D3V3KX-GP C8428 DPF_PVDD BLM15BD121SS1D-GP
M17 AM9 DIS AM35
SC1U6D3V2KX-GP
1
GND GND DPF_PVSS
M22 AN11 DIS DISSCD1U10V2KX-4GP C8429 C8430
SCD1U10V2KX-4GP
2
1
GND GND C8416
M24 AN2 AF39 DIS DIS DIS
SC1U6D3V2KX-GP
GND GND LVDS mode DPF_VSSR SC4D7U6D3V3KX-GP
N16 AN30 AH39
2
GND GND DPF_VDD10 DPF_VSSR
N18
GND GND
AN6 (1.0V@120mA DPF_VDD10) AK39
DPF_VSSR
N2 AN8 DP mode AL34
GND GND DPF_VSSR
N21
GND GND
AP11 (1.0V@110mA DPF_VDD10) AM34
DPF_VSSR
N23 AP7
GND GND +1.0V_RUN_VGA
N26 AP9
GND GND L8407
N6
R15
GND GND
AR5
B11 1
DIS2 AM39
GND GND BLM15BD121SS1D-GP DPEF_CALR
R17 B13
2DPEF_CALR
GND GND
1
1
R2 B15 C8426 C8433 C8434
GND GND SC4D7U6D3V3KX-GP MADISON-PRO-2-GP
R20 B17 DIS DIS
SC1U6D3V2KX-GP
GND GND
R22 B19 DIS
SCD1U10V2KX-4GP
DIS
2
2
GND GND
R24 B21
GND GND
R27 B23
GND GND
R6 B25
GND GND R8406
T11 B27
GND GND 150R2F-1-GP
T13
GND GND
B29 DIS
T16 B31
GND GND
T18 B33
1
GND GND
T21 B7
GND GND
T23 B9
GND GND
T26 C1
GND GND
U15 C39
GND GND
U17 E35
GND GND
U2 E5
B GND GND B
U20
GND GND
F11 For M97/M96, DPF_VDD18 can be shared with DPE_VDD18
U22 F13
GND GND
U24
GND For M97/M96, DPF_VDD10 can be shared with DPE_VDD10
U27
GND
U6
GND
V11
GND
V16
GND For dual link DVI using DPA AND DPB, DPA_VDDxx and DPB_VDDxx can be shared respectively
V18
GND
V21
GND
V23
GND For dual link DVI using DPC AND DPD, DPC_VDDxx and DPD_VDDxx can be shared respectively
V26
GND
W2
GND
W6
GND For dual link LVDS, DPE_VDDxx and DPF_VDDxx can be shared respectively
Y15
GND
Y17
GND
Y20
GND
Y22 A39 VSS_MECH1 TPAD14-GP1 TP8401
GND VSS_MECH
Y24 AW1 VSS_MECH2 TPAD14-GP1 TP8402
GND VSS_MECH
Y27 AW39VSS_MECH3 TPAD14-GP1 TP8403
GND VSS_MECH
U13
GND
V13
GND
MADISON-PRO-2-GP
DIS
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
GPU_DPPWR/GND(5/5)
Size Document Number Rev
A2 Berry X00
Date: Tuesday, October 20, 2009 Sheet 84 of 92
5 4 3 2 1
5 4 3 2 1
+1.5V_RUN +1.5V_RUN
VRAM1 VRAM2
MDA[0..31] MDA[0..31]
K8 E3 MDA3 K8 E3 MDA29
VDD DQL0 MDA7 VDD DQL0 MDA24
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
K2 VDD DQL1 F7 K2 VDD DQL1 F7
C8507
C8510
C8514
C8525
C8524
C8516
C8518
C8517
C8519
C8508 C8509 C8512 C8511 C8513 MDA1 C8515 C8520 MDA30
SCD1U10V2KX-4GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
N1 VDD DQL2 F2 N1 VDD DQL2 F2
1
1
MDA6 MDA26
SC1U10V2KX-1GP
R9 VDD DQL3 F8 R9 VDD DQL3 F8
MDA2 MDA28
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
B2 VDD DQL4 H3
MDA4
DY B2 VDD DQL4 H3
MDA27
Madison
Madison MadisonMadison
Madison
Madison
MadisonMadison D9 H8 Madison MadisonMadison Madison
Madison Madison D9 H8
2
2
D VDD DQL5 MDA0 VDD DQL5 MDA25 D
G7 VDD DQL6 G2 Madison G7 VDD DQL6 G2
R1 H7 MDA5 R1 H7 MDA31
VDD DQL7 VDD DQL7
N9 VDD N9 VDD
D7 MDA20 D7 MDA8
DQU0 DQU0
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
A8 C3 MDA19 A8 C3 MDA14
VDDQ DQU1 MDA23 VDDQ DQU1 MDA9
A1 VDDQ DQU2 C8 A1 VDDQ DQU2 C8
SC10U10V5KX-2GP
C8502 C8505 C1 C2 MDA18 C8521 C8522 C1 C2 MDA10
VDDQ DQU3 VDDQ DQU3
1
C9 A7 MDA22 C9 A7 MDA15
VDDQ DQU4 MDA16 VDDQ DQU4 MDA12
Madison Madison D2 VDDQ DQU5 A2
MDA21
D2 VDDQ DQU5 A2
MDA13
E9 B8 MadisonMadison E9 B8
2
VDDQ DQU6 MDA17 VDDQ DQU6 MDA11
F1 VDDQ DQU7 A3 F1 VDDQ DQU7 A3
H9 VDDQ H9 VDDQ
H2 VDDQ DQSU C7 QSAP_2 H2 VDDQ DQSU C7 QSAP_1
DQSU# B7 QSAN_2 DQSU# B7 QSAN_1
VRAM1_VREF H1 VRAM2_VREF H1
VRAM2_VREF VREFDQ VRAM1_VREF VREFDQ
M8 VREFCA DQSL F3 QSAP_0 M8 VREFCA DQSL F3 QSAP_3
1 2 VRAM_ZQ1 L8 G3 QSAN_0 1 2VRAM_ZQ2 L8 G3 QSAN_3
R8503 243R2F-2-GP ZQ DQSL# R8504 Madison 243R2F-2-GP ZQ DQSL#
Madison
ODT K1 ODTA0 ODT K1 ODTA0
MAA0 N3 A0 MAA0 N3 A0
MAA1 P7 A1 MAA1 P7 A1
MAA2 P3 A2 CS# L2 CSA0#_0 MAA2 P3 A2 CS# L2 CSA0#_0
MAA3 N2 A3 RESET# T2 MEM_RST MAA3 N2 A3 RESET# T2 MEM_RST
MAA4 P8 A4 MAA4 P8 A4
MAA5 P2 A5 MAA5 P2 A5
MAA6 R8 A6 NC#T7 T7 MAA6 R8 A6 NC#T7 T7
MAA7 R2 A7 NC#L9 L9 MAA7 R2 A7 NC#L9 L9
MAA8 T8 A8 NC#L1 L1 MAA8 T8 A8 NC#L1 L1
MAA9 R3 A9 NC#J9 J9 MAA9 R3 A9 NC#J9 J9
C MAA10 L7 A10/AP NC#J1 J1 MAA10 L7 A10/AP NC#J1 J1 C
MAA11 R7 A11 MAA11 R7 A11
MAA12 N7 A12/BC# MAA12 N7 A12/BC#
MAA13 T3 A13 VSS J8 MAA13 T3 A13 VSS J8
M7 NC#M7 VSS M1 M7 NC#M7 VSS M1
VSS M9 VSS M9
VSS J2 VSS J2
A_BA0 M2 BA0 VSS P9 A_BA0 M2 BA0 VSS P9
A_BA1 N8 BA1 VSS G8 A_BA1 N8 BA1 VSS G8
A_BA2 M3 BA2 VSS B3 A_BA2 M3 BA2 VSS B3
20090902 VSS T1
A9
VSS T1
A9
VSS VSS
CLKA0 J7 CK VSS T9 CLKA0 J7 CK VSS T9
CLKA0# K7 CK# VSS E1 CLKA0# K7 CK# VSS E1
VSS P1 VSS P1
CKEA0 K9 CKE CKEA0 K9 CKE
1
VSSQ G1 VSSQ G1
R8508 R8507 F9 F9
56R2J-4-GP VSSQ VSSQ
DQMA2 D3 DMU VSSQ E8 DQMA1 D3 DMU VSSQ E8
Madison56R2J-4-GP Madison DQMA0 E7 DML VSSQ E2 DQMA3 E7 DML VSSQ E2
D8 D8
2
VSSQ VSSQ
VSSQ D1 VSSQ D1
GPU_CLKA0_T WEA0# L3 B9 WEA0# L3 B9
W E# VSSQ W E# VSSQ
CASA0# K3 CAS# VSSQ B1 CASA0# K3 CAS# VSSQ B1
RASA0# J3 RAS# VSSQ G9 RASA0# J3 RAS# VSSQ G9
1
C8503 Madison
SCD01U50V2KX-1GP K4W1G1646E-HC12-GP K4W1G1646E-HC12-GP
2
B
Madison 20090902
Madison B
20090902
+1.5V_RUN
+1.5V_RUN
1
1
R8513
R8510 2K1R2F-GP
2K1R2F-GP
Madison
Madison
2
2
VRAM2_VREF
VRAM1_VREF
1
C8506
1
2
2K1R2F-GP
Madison
2
Madison
2
2
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com 5 4 3 2
Size
Custom
Date:
Document Number
Berry
GPU-VRAM1,2 (1/4)
+1.5V_RUN +1.5V_RUN
VRAM3 VRAM4
MDA[32..63] MDA[32..63]
K8 E3 MDA36 K8 E3 MDA61
VDD DQL0 VDD DQL0
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U6D3V2KX-GP MDA38 MDA57
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
K2 VDD DQL1 F7 K2 VDD DQL1 F7
C8602
C8610
C8612
C8611
C8614
C8613
C8621
C8618
C8623
C8622
C8625
C8624
C8616
C8615
MDA33 MDA63
SCD1U10V2KX-4GP
1 N1 VDD DQL2 F2 N1 VDD DQL2 F2
1
C8607
C8609
R9 F8 MDA39 MDA60
B2
VDD DQL3
H3 MDA32 DY R9
B2
VDD DQL3 F8
H3 MDA59
VDD DQL4 MDA34 VDD DQL4 MDA56
Madison
Madison
Madison
Madison
Madison
Madison
Madison
Madison D9 H8 MadisonMadison MadisonMadisonMadison
Madison Madison D9 H8
2
2
VDD DQL5 MDA35 VDD DQL5 MDA62
G7 VDD DQL6 G2 G7 VDD DQL6 G2
R1 H7 MDA37 R1 H7 MDA58
VDD DQL7 VDD DQL7
N9 VDD N9 VDD
D7 MDA46 D7 MDA50
D DQU0 MDA43 DQU0 MDA55 D
A8 VDDQ DQU1 C3 A8 VDDQ DQU1 C3
MDA45 MDA49
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
A1 VDDQ DQU2 C8 A1 VDDQ DQU2 C8
MDA40 MDA52
SC10U10V5KX-2GP
C8606 C1 C2 C8617 C8619 C1 C2
VDDQ DQU3 VDDQ DQU3
1
C8608 C9 A7 MDA44 C9 A7 MDA48
VDDQ DQU4 MDA41 VDDQ DQU4 MDA54
D2 VDDQ DQU5 A2
MDA47
Madison Madison D2 VDDQ DQU5 A2
MDA51
Madison Madison E9 B8 E9 B8
2
VDDQ DQU6 MDA42 VDDQ DQU6 MDA53
F1 VDDQ DQU7 A3 F1 VDDQ DQU7 A3
H9 VDDQ H9 VDDQ
H2 VDDQ DQSU C7 QSAP_5 H2 VDDQ DQSU C7 QSAP_6
DQSU# B7 QSAN_5 DQSU# B7 QSAN_6
VRAM3_VREF H1 VRAM4_VREF H1
VRAM4_VREF VREFDQ VRAM3_VREF VREFDQ
M8 VREFCA DQSL F3 QSAP_4 M8 VREFCA DQSL F3 QSAP_7
1 2VRAM_ZQ3 L8 ZQ DQSL# G3 QSAN_4 1 2VRAM_ZQ4 L8 ZQ DQSL# G3 QSAN_7
R8603 Madison 243R2F-2-GP R8604 Madison 243R2F-2-GP
ODT K1 ODTA1 ODT K1 ODTA1
MAA0 N3 A0 MAA0 N3 A0
MAA1 P7 A1 MAA1 P7 A1
MAA2 P3 A2 CS# L2 CSA1#_0 MAA2 P3 A2 CS# L2 CSA1#_0
MAA3 N2 A3 RESET# T2 MEM_RST MAA3 N2 A3 RESET# T2 MEM_RST
MAA4 P8 A4 MAA4 P8 A4
MAA5 P2 A5 MAA5 P2 A5
MAA6 R8 A6 NC#T7 T7 MAA6 R8 A6 NC#T7 T7
MAA7 R2 A7 NC#L9 L9 MAA7 R2 A7 NC#L9 L9
MAA8 T8 A8 NC#L1 L1 MAA8 T8 A8 NC#L1 L1
MAA9 R3 A9 NC#J9 J9 MAA9 R3 A9 NC#J9 J9
MAA10 L7 A10/AP NC#J1 J1 MAA10 L7 A10/AP NC#J1 J1
MAA11 R7 A11 MAA11 R7 A11
MAA12 N7 A12/BC# MAA12 N7 A12/BC#
MAA13 T3 A13 VSS J8 MAA13 T3 A13 VSS J8
C M7 NC#M7 VSS M1 M7 NC#M7 VSS M1 C
VSS M9 VSS M9
VSS J2 VSS J2
A_BA0 M2 BA0 VSS P9 A_BA0 M2 BA0 VSS P9
A_BA1 N8 BA1 VSS G8 A_BA1 N8 BA1 VSS G8
A_BA2 M3 BA2 VSS B3 A_BA2 M3 BA2 VSS B3
VSS T1 VSS T1
VSS A9 VSS A9
CLKA1 J7 CK VSS T9 CLKA1 J7 CK VSS T9
CLKA1# K7 CK# VSS E1 CLKA1# K7 CK# VSS E1
VSS P1 VSS P1
CKEA1 K9 CKE CKEA1 K9 CKE
1
VSSQ G1 VSSQ G1
1
R8607 F9 F9
56R2J-4-GP R8608 VSSQ VSSQ
DQMA5 D3 DMU VSSQ E8 DQMA6 D3 DMU VSSQ E8
Madison 56R2J-4-GP DQMA4 E7 E2 DQMA7 E7 E2
DML VSSQ DML VSSQ
Madison D8 D8
2
VSSQ VSSQ
D1 D1
2
C8603 Madison
SCD01U50V2KX-1GP K4W1G1646E-HC12-GP K4W1G1646E-HC12-GP
2
Madison Madison
20090902 20090902
B
20090902 +1.5V_RUN
B
+1.5V_RUN
1
R8605
1
2K1R2F-GP
R8601 Madison
2K1R2F-GP
2
Madison VRAM4_VREF
2
VRAM3_VREF
1
C8605
R8606 MadisonSCD1U16V2ZY-2GP
1
C8601 2K1R2F-GP
2
R8602 MadisonSCD1U16V2ZY-2GP Madison
2K1R2F-GP
2
2
Madison
2
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com 5 4 3 2
Size
Custom
Date:
Document Number
Berry
GPU-VRAM3,4 (2/4)
92
X00
5 4 3 2 1
+1.5V_RUN +1.5V_RUN
VRAM5 VRAM6
MDB[0..31] MDB[0..31]
K8 E3 MDB14 K8 E3 MDB16
VDD DQL0 MDB13 VDD DQL0 MDB18
SC1U10V2KX-1GP K2 F7 K2 F7
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U10V2KX-4GP
VDD DQL1 MDB12 VDD DQL1 MDB20
C8702
C8707
C8710
C8709
C8711
C8712
C8713
C8714
C8717
C8715
C8720
C8721
C8723
C8722
C8724
1 N1 VDD DQL2 F2 N1 VDD DQL2 F2
1
MDB15 MDB19
C8725
R9 VDD DQL3 F8 R9 VDD DQL3 F8
B2 H3 MDB11 DY B2 H3 MDB22
VDD DQL4 VDD DQL4
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
D9 H8 MDB8 D9 H8 MDB17
2
2
VDD DQL5 MDB9 VDD DQL5 MDB23
G7 VDD DQL6 G2 G7 VDD DQL6 G2
R1 H7 MDB10 R1 H7 MDB21
VDD DQL7 VDD DQL7
N9 VDD N9 VDD
D D7 MDB26 D7 MDB1 D
DQU0 MDB27 DQU0 MDB5
A8 VDDQ DQU1 C3 A8 VDDQ DQU1 C3
A1 C8 MDB30 A1 C8 MDB2
SC10U10V5KX-2GP
SC10U10V5KX-2GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
C8706 VDDQ DQU2 MDB24 C8718 C8719 VDDQ DQU2 MDB4
C1 VDDQ DQU3 C2 C1 VDDQ DQU3 C2
1
C8708 C9 A7 MDB31 C9 A7 MDB3
VDDQ DQU4 MDB25 VDDQ DQU4 MDB7
D2 VDDQ DQU5 A2 D2 VDDQ DQU5 A2
DIS
DIS
DIS
DIS
E9 B8 MDB29 E9 B8 MDB0
2
VDDQ DQU6 MDB28 VDDQ DQU6 MDB6
F1 VDDQ DQU7 A3 F1 VDDQ DQU7 A3
H9 VDDQ H9 VDDQ
H2 VDDQ DQSU C7 QSBP_3 H2 VDDQ DQSU C7 QSBP_0
DQSU# B7 QSBN_3 DQSU# B7 QSBN_0
VRAM5_VREF H1 VRAM6_VREF H1
VRAM6_VREF VREFDQ VRAM5_VREF VREFDQ
M8 VREFCA DQSL F3 QSBP_1 M8 VREFCA DQSL F3 QSBP_2
1 2 VRAM_ZQ5 L8 G3 QSBN_1 1 2 VRAM_ZQ6 L8 G3 QSBN_2
R8704 243R2F-2-GP ZQ DQSL# R8706 243R2F-2-GP ZQ DQSL#
DIS DIS
ODT K1 ODTB0 ODT K1 ODTB0
MAB0 N3 A0 MAB0 N3 A0
MAB1 P7 A1 MAB1 P7 A1
MAB2 P3 A2 CS# L2 CSB0#_0 MAB2 P3 A2 CS# L2 CSB0#_0
MAB3 N2 A3 RESET# T2 MEM_RST MAB3 N2 A3 RESET# T2 MEM_RST
MAB4 P8 A4 MAB4 P8 A4
MAB5 P2 A5 MAB5 P2 A5
MAB6 R8 A6 NC#T7 T7 MAB6 R8 A6 NC#T7 T7
MAB7 R2 A7 NC#L9 L9 MAB7 R2 A7 NC#L9 L9
MAB8 T8 A8 NC#L1 L1 MAB8 T8 A8 NC#L1 L1
MAB9 R3 A9 NC#J9 J9 MAB9 R3 A9 NC#J9 J9
MAB10 L7 A10/AP NC#J1 J1 MAB10 L7 A10/AP NC#J1 J1
MAB11 R7 A11 MAB11 R7 A11
MAB12 N7 A12/BC# MAB12 N7 A12/BC#
C T3 J8 T3 J8 C
MAB13 A13 VSS MAB13 A13 VSS
M7 NC#M7 VSS M1 M7 NC#M7 VSS M1
VSS M9 VSS M9
VSS J2 VSS J2
B_BA0 M2 BA0 VSS P9 B_BA0 M2 BA0 VSS P9
B_BA1 N8 BA1 VSS G8 B_BA1 N8 BA1 VSS G8
20090902 B_BA2 M3 BA2 VSS B3
T1
B_BA2 M3 BA2 VSS B3
T1
VSS VSS
VSS A9 VSS A9
CLKB0 J7 CK VSS T9 CLKB0 J7 CK VSS T9
CLKB0# K7 CK# VSS E1 CLKB0# K7 CK# VSS E1
VSS P1 VSS P1
1
DIS DIS
B 20090902 B
20090902
+1.5V_RUN +1.5V_RUN
1
1
R8701 R8703
2K1R2F-GP 2K1R2F-GP
DIS DIS
2
2
VRAM5_VREF VRAM6_VREF
1
1
C8701 C8705
R8702 R8705
2K1R2F-GP SCD1U16V2ZY-2GP 2K1R2F-GP SCD1U16V2ZY-2GP
2
2
DIS DIS DIS DIS
2
A 2 <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
GPU-VRAM5,6 (3/4)
Size Document Number Rev
A3
Berry X00
Date: Thursday, October 22, 2009 Sheet 87 of 92
5 4 3 2 1
5 4 3 2 1
+1.5V_RUN +1.5V_RUN
VRAM7 VRAM8
MDB[32..63] MDB[32..63]
K8 E3 MDB40 K8 E3 MDB53
VDD DQL0 MDB43 VDD DQL0 MDB51
K2 F7 K2 F7
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
VDD DQL1 MDB47 VDD DQL1 MDB55
C8802
C8812
C8814
C8816
C8821
C8822
C8823
C8824
N1 F2 N1 F2
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
VDD DQL2 VDD DQL2
1
1
MDB44 MDB49
C8808
C8809
C8810
C8811
C8813
C8819
C8820
C8825
R9 VDD DQL3 F8 R9 VDD DQL3 F8
B2 H3 MDB41 DY DY DY B2 H3 MDB54
VDD DQL4 VDD DQL4
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
D9 H8 MDB45 D9 H8 MDB48
2
2
VDD DQL5 MDB42 VDD DQL5 MDB52
G7 VDD DQL6 G2 G7 VDD DQL6 G2
D R1 H7 MDB46 R1 H7 MDB50 D
VDD DQL7 VDD DQL7
N9 VDD N9 VDD
D7 MDB36 D7 MDB61
DQU0 MDB35 DQU0 MDB62
A8 VDDQ DQU1 C3 A8 VDDQ DQU1 C3
A1 C8 MDB39 A1 C8 MDB58
SC10U10V5KX-2GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
C8806 C8807 VDDQ DQU2 MDB32 C8817 C8818 VDDQ DQU2 MDB59
C1 VDDQ DQU3 C2 C1 VDDQ DQU3 C2
1
C9 A7 MDB37 C9 A7 MDB63
VDDQ DQU4 MDB33 VDDQ DQU4 MDB56
DIS DIS D2 VDDQ DQU5 A2
MDB38
DIS DIS D2 VDDQ DQU5 A2
MDB57
E9 B8 E9 B8
2
VDDQ DQU6 MDB34 VDDQ DQU6 MDB60
F1 VDDQ DQU7 A3 F1 VDDQ DQU7 A3
H9 VDDQ H9 VDDQ
H2 VDDQ DQSU C7 QSBP_4 H2 VDDQ DQSU C7 QSBP_7
DQSU# B7 QSBN_4 DQSU# B7 QSBN_7
VRAM7_VREF H1 VRAM8_VREF H1
VRAM8_VREF VREFDQ VRAM7_VREF VREFDQ
M8 VREFCA DQSL F3 QSBP_5 M8 VREFCA DQSL F3 QSBP_6
1 2 VRAM_ZQ7 L8 G3 QSBN_5 1 2 VRAM_ZQ8 L8 G3 QSBN_6
R8803 243R2F-2-GP ZQ DQSL# R8804 243R2F-2-GP ZQ DQSL#
DIS DIS
ODT K1 ODTB1 ODT K1 ODTB1
MAB0 N3 A0 MAB0 N3 A0
MAB1 P7 A1 MAB1 P7 A1
MAB2 P3 A2 CS# L2 CSB1#_0 MAB2 P3 A2 CS# L2 CSB1#_0
MAB3 N2 A3 RESET# T2 MEM_RST MAB3 N2 A3 RESET# T2 MEM_RST
MAB4 P8 A4 MAB4 P8 A4
MAB5 P2 A5 MAB5 P2 A5
MAB6 R8 A6 NC#T7 T7 MAB6 R8 A6 NC#T7 T7
MAB7 R2 A7 NC#L9 L9 MAB7 R2 A7 NC#L9 L9
MAB8 T8 A8 NC#L1 L1 MAB8 T8 A8 NC#L1 L1
MAB9 R3 A9 NC#J9 J9 MAB9 R3 A9 NC#J9 J9
MAB10 L7 A10/AP NC#J1 J1 MAB10 L7 A10/AP NC#J1 J1
C R7 R7 C
MAB11 A11 MAB11 A11
MAB12 N7 A12/BC# MAB12 N7 A12/BC#
MAB13 T3 A13 VSS J8 MAB13 T3 A13 VSS J8
M7 NC#M7 VSS M1 M7 NC#M7 VSS M1
VSS M9 VSS M9
VSS J2 VSS J2
B_BA0 M2 BA0 VSS P9 B_BA0 M2 BA0 VSS P9
20090902 B_BA1 N8
M3
BA1 VSS G8
B3
B_BA1 N8
M3
BA1 VSS G8
B3
B_BA2 BA2 VSS B_BA2 BA2 VSS
VSS T1 VSS T1
VSS A9 VSS A9
CLKB1 J7 CK VSS T9 CLKB1 J7 CK VSS T9
CLKB1# K7 CK# VSS E1 CLKB1# K7 CK# VSS E1
VSS P1 VSS P1
1
B DIS DIS B
20090902 20090902
+1.5V_RUN +1.5V_RUN
1
1
R8801 R8805
2K1R2F-GP 2K1R2F-GP
DIS DIS
2
2
VRAM7_VREF VRAM8_VREF
1
1
C8801 C8804
R8802 R8806
2K1R2F-GP SCD1U16V2ZY-2GP 2K1R2F-GP SCD1U16V2ZY-2GP
2
2
DIS DIS DIS DIS
2
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
GPU-VRAM7,8 (4/4)
Size Document Number Rev
A3
Berry X00
Date: Thursday, October 22, 2009 Sheet 88 of 92
5 4 3 2 1
5 4 3 2 1
D D
+PW R_SRC
SCD1U25V2KX-GP
SC2200P50V2KX-2GP
SC10U25V6KX-1GP
SC10U25V6KX-1GP
SC10U25V6KX-1GP
PC8911
PC8907
1
1
PC8914
PC8903
PC8905
DY DY
DIS DIS DIS
2
+5V_ALW
5
6
7
8
Vout=0.75V*(R1+R2)/R2
D
D
D
D
PU8902
SI7686DP-T1-GP
G
S
S
S
SC1U10V2KX-1GP
2DIS 249KR2F-GP
4
3
2
1
PU8901
PR8902
PC8906 +VGA_CORE
PR8903 16 13 +GFX_CORE_BOOT
2 DIS 1+GFX_CORE_BOOT_C
1 DIS2
TON BOOT 1R3J-L1-GP
2 DIS 1
10R2F-L-GP
9 VDDP +GFX_CORE_UGATE SCD1U25V3KX-GP
PL8901
UGATE 12
+GFX_CORE_VDD 2 11 +GFX_CORE_PHASE 1 2
VDD PHASE +GFX_CORE_LGATE IND-D56UH-12-GP
LGATE 8
1
DIS
SCD1U10V2KX-4GP
1
1
RUNPW ROK DIS 4 7 PTC8901
GAP-CLOSE-PWR-3-GP
PGOOD G0 PW RCNTL_0
1
SE330U2VDM-L-GP
C 2+GFX_CORE_CS +GFX_CORE_FB PU8903 PU8904 DY PR8906 PTC8902 PTC8903 C
1 10 CS DIS FB 3
5
6
7
8
5
6
7
8
SE330U2VDM-L-GP
SE330U2VDM-L-GP
PR8905 6K34R2F-GP 14 2D2R5F-2-GP
SC10P50V2JN-4GP
SC10P50V2JN-4GP
PW RCNTL_1
2
G1
1
D
D
D
D
D
D
D
D
PW RCNTL_1#
PG8920
PC8915
5
DIS
2
D1
1
SIR460DP-T1-GE3-GP
SIR460DP-T1-GE3-GP
EM/DEM D0
1VGA_CORE_DIV
PC8904 DIS
SC1U10V2KX-1GP 17 1 +GFX_CORE_VOUT DIS DIS
2
2
GND VOUT
1
S
S
S
S
S
S
G
G
RT8208BGQW -GP
DY DY
4
3
2
1
4
3
2
1
SC330P50V3KX-GP
+GFX_CORE_VOUT
2
1
PC8917
PC8913
RT8208B:74.08208.A73 DY PC8910
PR8908
10KR2F-2-GP
2
DIS
2
PR8921 1 DY 2 0R2J-2-GP
GFX_CORE_EN
PR8920 1 2 10KR2J-3-GP +GFX_CORE_EN_R
PM_SLP_S3# DIS
+GFX_CORE_FB
1
PC8912
1
SCD1U6D3V2KX-GP
2
2
B B
PWRCNTL_0#
PWRCNTL_1#
PWRCNTL_0 PWRCNTL_1 +VGA_CORE
H H 0.9V
L H 0.95V
H L 1.05V
L L 1.1V
Title
http://shop61654488.taobao.com
RT8208B_+VGA_CORE
Size Document Number Rev
A3
Arsenal DJ1 Discrete X00
Date: Thursday, October 22, 2009 Sheet 89 of 92
5 4 3 2 1
5 4 3 2 1
PG9002
1 2
+3.3V_RUN +1.8V_RUN_VGA_VIN +5V_RUN +1.8V_RUN_VGA_VIN
GAP-CLOSE-PWR
PG9003
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
1 2
1
D D
PG9001 PC9002 PC9003 PC9004
2 1 DIS GAP-CLOSE-PWR
SC1U10V2KX-1GP DY
2
GAP-CLOSE-PWR DIS
PG9004
2 1
Design Current =1.13A
+5V_ALW GAP-CLOSE-PWR
6
PU9001
VCNTL
2
RUNPWROK 7 5
R9006 POK VIN#5 +1.8V_RUN_VGA_P
9
VIN#9
DIS 100KR2J-1-GP DIS
1.8V_VGA_RUN_EN 1 21.8V_VGA_RUN_EN_C 8 3
EN VOUT#3
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
PR9002 0R2J-2-GP 4
1
VOUT#4
SC68P50V2JN-1GP
PC9005 PC9006 PC9007
Vo=0.8*(1+(R1/R2)) DIS
1
16K5R2F-2-GP
PC9001 PR9003 DIS
DY
1.8V_DIS_GATE
SC4700P50V2KX-1GP
DY 2
GND
FB
DIS
2
DIS
5912_1.8V_DELAY_FB
APL5930KAI-TRG-GP
2
SO-8-P
6
PQ9001 +1.8V_RUN_VGA
DIS 2N7002EDW-GP
84.27002.F3F
1
1
DIS Vout=0.8V*(R1+R2)/R2 PR9006
13K3R2F-L1-GP
1.8V_DIS 1 2 DIS
R9005 10R2J-2-GP
2
1.8V_VGA_RUN_EN
C C
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
Q9001
1
PC9008 PC9009 PC9010
+3.3V_RUN S
DY D
SI2301CDS-T1-GE3-GP SC1U10V2KX-1GP
DIS DY
DIS
2
1
Id: 2A
G
R9002
100KR2J-1-GP DY Rds: 0.15ohm
+3.3V_ALW
+1.0V_RUN_VGA
2
6
3.3V_ALW_1 PU9002
Design Current: 1.51A
2
VCNTL
R9007 RUNPWROK 7 5
POK VIN#5
1
Q9002 R9004
DY 100R2J-2-GP
1.0V_RUN_VGA_EN 1
DIS 21.0V_RUN_VGA_EN_C 8 3
1
SCD01U16V2KX-3GP
VOUT#4
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
PC9014
84.27002.F3F
1.0V_DIS_GATE
SC4700P50V2KX-1GP
2
1
12KR2F-L-GP
PC9011 DIS PR9009 PC9012 PC9013
1
DY 2 DIS DIS DY
GND
FB
DIS
2
3.3V_RUN_VGA_1 APL5930KAI-TRG-GP
2
B B
SO-8-P
6
3.3V_RUN_VGA_EN
PQ9002
DIS 2N7002EDW-GP
5930_1.0VRUN_FB
84.27002.F3F +1.0V_RUN_VGA
1
1
DIS PR9011
1.0V_DIS 1 2 Vout=0.8V*(R1+R2)/R2
R9010 10R2J-2-GP DIS 32K4R2F-1-GP
2
1.0V_RUN_VGA_EN
A A
<Core Design>
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
http://shop61654488.taobao.com
Title
DISCRETE VGA POWER
Size Document Number Rev
C Berry X00
Date: Thursday, October 22, 2009 Sheet 90 of 92
5 4 3 2 1
5 4 3 2 1
+RTC_VCC
+RTC_VCC T1
T1
PCH_RTCRST#
PCH_RTCRST#
+PWR_SRC
+PWR_SRC T2
T2
+3.3V_RTC_LDO
+3.3V_RTC_LDO
T3 KBC GPIO36 control
D Press Power button D
S5_ENABLE KBC_PWRBTN_EC# KBC_PWRBTN_EC# GPIO3
T4
+5V_ALW EC_ENABLE# (GPIO51) keep low
T5 T3
+KBC_PWR
+3.3V_ALW T4 KBC GPIO36 control
T6
S5_ENABLE
+5VALW_PCH_VCC5REFSUS T5
+5V_ALW
T6 +5V_ALW & +3.3V_ALW need meet 0.7V difference
+15V_ALW T7
T8 TPS51125 to KBC GPIO46 +3.3V_ALW
T7 +5V_ALW & +3.3V_ALW need meet 0.7V difference
3V_5V_POK
PCH to KBC GPI94 +5VALW_PCH_VCC5REFSUS
SUS_PWR_DN_ACK T9
KBC GPIO43 to PCH +15V_ALW T8
T10 T9 TPS51125 to KBC GPIO46
PCH_RSMRST#(EC Delay 40ms) >10ms
T11 PCH to KBC GPIO00 3V_5V_POK
T10 KBC GPO84 to PCH
PCH_SUSCLK_KBC
PM_PWRBTN#
AC_PRESENT_EC T12 <200ms PCH to KBC GPI94
SUS_PWR_DN_ACK T11
KBC GPIO43 to PCH
PCH_RSMRST# T12 >10ms
PCH to KBC GPIO01
Press Power button T13
PCH_SUSCLK_KBC
AC KBC_PWRBTN_EC# KBC_PWRBTN_EC# GPIO3
3V_5V_POK
T13 KBC GPO84 to PCH DC PCH_SUSCLK_KBC
AC PM_PWRBTN# T14
PM_SLP_S4#
AC PM_PWRBTN# T15
T14 PM_SLP_S3# >30us
T16 KBC GPO16 to LAN
PM_LAN_ENABLE
PM_SLP_S4# T17
T15
+3.3V_LAN
PM_SLP_S3# >30us
C
T16 KBC GPO16 to LAN C
+1.5V_SUS T18
PM_LAN_ENABLE
T17
+V_DDR_REF(0.9V) T19
+3.3V_LAN +5V_RUN & +3.3V_RUN need meet 0.7V difference
+5V_RUN T20
+1.5V_SUS T18
+3.3V_RUN T21
+V_DDR_REF(0.9V) T19 T22
+5V_RUN & +3.3V_RUN need meet 0.7V difference
+5VS_PCH_VCC5REF
+5V_RUN T20
+1.5V_RUN T23 H_PWRGD
+3.3V_RUN T21 T25 >1ms
T22
+1.8V_RUN T24
+5VS_PCH_VCC5REF KBC GPIO71 to RT8208B
GFX_CORE_EN(Discrete only) T26
+1.5V_RUN T23 H_PWRGD
T25 >1ms T27
+VGA_CORE(Discrete only)
+1.8V_RUN T24 T28 KBC GPIO30 to APL5930
KBC GPIO71 to RT8208B 1.0V_RUN_VGA_EN(Discrete only)
GFX_CORE_EN(Discrete only) T26
T29
T27 +1.0V_RUN_VGA(Discrete only)
+VGA_CORE(Discrete only) T30 KBC GPIO66 to APL5930
T28 KBC GPIO30 to APL5930 1.8V_VGA_RUN_EN(Discrete only)
1.0V_RUN_VGA_EN(Discrete only)
T31
T29 +1.8V_RUN_VGA(Discrete only)
+1.0V_RUN_VGA(Discrete only) T32 KBC GPI95
T30 KBC GPIO66 to APL5930 +3.3V_RUN_VGA_EN(Discrete only)-->DY reserved
1.8V_VGA_RUN_EN(Discrete only) T33
T31 +3.3V_RUN_VGA(Discrete only) -->Reserved for sequence
+1.8V_RUN_VGA(Discrete only)
T32 KBC GPI95
+3.3V_RUN_VGA_EN(Discrete only)-->DY reserved RUNPWROK T34
T33
T35
+3.3V_RUN_VGA(Discrete only) -->Reserved for sequence +1.05V_VTT
T36 TPS51218 to KBC GPI34
1.5CPU_1.05VTT_PWRGD(after delay 1ms GPI96-VDDPWRGOOD_EC output for s3 reduction)
RUNPWROK T34
T37
T35 +0.75V_DDR_VTT
+1.05V_VTT
B
T36 TPS51218 to KBC GPI34 H_VTTPWRGD T38 B
H_VTTPWRGD T38
+1.05V_VTT
T39
CPU to TPS51611
GFX_VR_EN(UMA only)
+1.05V_VTT UMA GFX CORE Power
T39 T40
CPU to TPS51611 +CPU_GFX_CORE(UMA only)
GFX_VR_EN(UMA only)
T40 UMA GFX CORE Power
+CPU_GFX_CORE(UMA only)
1.5CPU_1.05VTT_PWRGD
T41 ( >99ms )
KBC GPO53 to ISL62883
IMVP_VR_ON
1.5CPU_1.05VTT_PWRGD T42
T41 ( >99ms ) CPU CORE Power
KBC GPO53 to ISL62883 +VCC_CORE <3ms
IMVP_VR_ON
T42 CLK_CPU_BCLK
CPU CORE Power CLKIN_BCLK(from CK505) stable
+VCC_CORE <3ms
43 >1ms ISL62883 to CLOCKGEN
CLK_CPU_BCLK
CLKIN_BCLK(from CK505) stable CK_PWRGD
ISL62884 to KBC GPO14
T44 >1ms
43 >1ms ISL62883 to CLOCKGEN IMVP_PWRGD T45
CK_PWRGD 1.5CPU_1.05VTT_PWRGD Delay 10ms
ISL62884 to KBC GPO14 T46 >5ms
T44 >1ms
IMVP_PWRGD T45 KBC GPIO47 to PCH
1.5CPU_1.05VTT_PWRGD Delay 10ms PM_PWROK 3ms< T47 <20ms
T46 >5ms
T48 >1ms
KBC GPIO47 to PCH +1.5V_RUN_CPU T49 >100ns
PM_PWROK 3ms< T47 <20ms PM_DRAM_PWRGD (for S3 Reduction)
T48 >1ms
+1.5V_RUN_CPU T49 >100ns
H_VTTPWRGD
A
PM_DRAM_PWRGD (for S3 Reduction) T50 >1ms A
PM_PWROK
H_VTTPWRGD T51 >1ms
T50 >1ms
+VCC_CORE
PM_PWROK 0.05ms< T52 <650ms
T51 >1ms
H_PWRGD
T53 KBC LRESET#
+VCC_CORE
0.05ms< T52 <650ms PLT_RST# >1ms
T54 KBC GPIO45
H_PWRGD <Core Design>
T53 KBC LRESET# PLTRST_DELAY#
http://shop61654488.taobao.com
T55
PLT_RST# >1ms
T54 H_CPURST# Wistron Corporation
KBC GPIO45 21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
PLTRST_DELAY#
T55 Title
H_CPURST# Power Sequence
Size Document Number Rev
A1
Berry X00
Date: Tuesday, October 20, 2009 Sheet 91 of 92
5 4 3 2 1
5 4 3 2 1
D D
C C
(Blanking)
B B
A <Core Design> A
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Title
http://shop61654488.taobao.com
Change History
Size Document Number Rev
A3
Berry X00
Date: W ednesday, October 14, 2009 Sheet 92 of 92
5 4 3 2 1