Implementation of Components and Circuits: Outline
Implementation of Components and Circuits: Outline
Implementation of Components and Circuits: Outline
and Circuits
-Fundamental
concepts
-Examples
Outline
Floorplan
Layout vs. Schematic: origin of differences
Fabrication
Design
Design rules
Layout of large area components
Layout for matching
Effects of Layout on IC reliability
Layout for reliability
Floorplan
List of components
subcircuits
View
Library - models
CORE
Scribe street
CORE
Pads
Pad digital,
1.2 m CMOS
Layouts
Resistors
Capacitors
Bipolar transistors
Power components
N Diffusion resistor
Polysilicon resistor
Polysilicon capacitor
P-cells
NMOS transistor
Polysilicon capacitor
ABOVE WAVELENGTH
SUB WAVELENGTH
3m
Silicon feature size
0.6m
1
436nm
365nm
Lithography Wavelength
0.25m
193nm
target layout
0.13m
0.1
0.05m
1980
1990
2000
2008
result
Fabrication process
limitations
Lateral diffusion
Etching under protection
Boundary dependent
etching
Three-dimensional effects
Chemical Mechanical
Polishing (CMP)
Surface topography
Fabrication process
limitations
Narrowing after
annealing
Inherent grain variability
Proximity effects
Mask productions
Mask alignment
2 ( ) A
=
+ S 2 D 2
2
WL
(VT ) =
AV2T
WL
+S D
2
VT
L
2
Relative inaccuracies of
physical parameters
Crystal orientation
variations
Components required to be
laid in a determined
orientation
Pressure gradients
Thermal gradients
W=L= 0.5 m d= 5m
W=L= 10 m d= 5m
Parasitic coupling
Capacitive coupling
Couplings through the power supply
Couplings through the substrate
Parasitic resistances
Contacts
Interconnect
Some manufacturing
distortions can be
predicted and fixed
by introducing
modifications to the
mask
OPC: Optical
Proximity Correction
10
PO.W.1a
Minimum gate length of PMOS
PO.W-2a
Minimum gate length of NMOS
PO.W.3
Minimum POLY1 width for interconnect
PO.S.1
Minimum POLY1 spacing
PO.C.1
Minimum POLY 1 to DIFF spacing
PO.C.2
Minimum DIFF extension of GATE
PO.O.1
Minimum POLY1 extension of GATE
MOS Transistors
No big contacts!!!
stacked structures
Lower parasitic capacitances
Lower area
Analogue applications
11
Resistances
Bended structures
Dummy structures
45 degrees (avoid non
laminar current flow)
Contacts
Piezoresistive effect
Optimized layouts:
Bad layout
Optimized layout
12
Optimized layouts:
Optimize efficiency of vias/contacts
Optimized layout
All transistors in the same
orientation
Optimized layouts:
Possible shortcircuit of nodes A and
B due to diffussion flaring and mask
misalingment
Possible shortcircuit due to
poly flaring
Possible shortcircuit due to
diffussion flaring
13
Dissipating
device
T1
Device 1
T2
Device 2
Dissipating
device
T1
Device 2
Device 1
T2
Interdigitated structures
Resistors R1 and R2
14
Common centroid:
Coincidence
Symmetry
Dispersion
Compactness
15
Dummies
Reference cell
CMP:
16
IR drops
Parasitic capacitance and couplings
Kelvin connections
Electromigration
Temperature
Current density
Conductor Shape
Material
17
Latch-up
18
Activation if voltages:
Rules:
19
X
X
X
X
X
CMP
Chemical Mechanical
Polishing or Chemical
Mechanical Planarization
Removal any irregular
topography
Surface within the depth
of field of a
photolithography system.
20
(TSMC)
Design rules:
Minimum % coverage of
Metal layers
Polysilicon layers
Capacitor Layers
21
Slots
Corners
Pads
dishing
22
ratio =
2[(L1 + W 1) Z1]
W 2 L2
Contact(Via) area
W 2 L2
23
Fab. 2
ESD
Electrostatic Discharge
Damage in dielectrics due to IC manipulation (mainly gate
oxide)
24
25
References
The art of Analog Layout, 2nd Edition. Alan Hastings. Ed. Prentice Hall
Nano-CMOS Circuit and Physical Design. B.P. Wong et al. WileyInterscience, IEEE Press
CMOS Circuit Design, Layout and Simulation. R. J. Baker. Wiley IEEE
Press
Layout of Analog and Mixed Analog-Digital Circuits. Franco Maloberti.
http://www.wikipedia.org/
26