Datasheet
Datasheet
Datasheet
T7630 Device Advisory for Version 2.0 of the Device T7633 Device Advisory for Version 1.0 of the Device
Introduction
This advisory applies to the T7630 Dual T1/E1 5.0 V Short-Haul Terminator and the T7633 Dual T1/E1 3.3 V Short-Haul Terminator.
The internal SYSCK is a clock at 16 times the line rate (24.704 MHz for DS1, or 32.768 MHz for CEPT).
Two internal SYSCK cycles, at 16 times the line rate, are equivalent to 81 ns for DS1 and 61 ns for CEPT. If MPCK is present, this time interval can range from 61 ns to 667 ns depending upon the particular repetition rate selected for MPCK. The microprocessor interface timing table from the May 1998 T7630 Dual T1/E1 5.0 V Short-Haul Terminator (Terminator-II) Preliminary Data Sheet (DS98-234TIC) and the May 1998 T7633 Dual T1/E1 3.3 V Short-Haul Terminator Advance Data Sheet (DS98-244TIC) is shown in Table 1, Microprocessor Interface I/O Timing Specifications on page 2 with the revised timing incorported in the table (notes * and ). The timing diagrams, which did not change, are shown in Figure 1Figure 8. For the case where MPCK is not present, it is recommended that the hold time between the deassertion of RD or DS and the deassertion of CS be at least 110 ns to provide a safety margin. This requirement is not specified in the T7630 Preliminary Data Sheet or the T7633 Advance Data Sheet. The framer portion of the terminator internally latches the decoded register address within its logic for clearing the framer CORs, and it does not require this timing modification.
T7630 Device Advisory for Version 2.0 of the Device T7633 Device Advisory for Version 1.0 of the Device
Microprocessor Interface
I/O Timing
In modes 1 and 3, asserting ALE_AS signal low is used to enable the internal address bus. In modes 2 and 4, the falling edge of ALE_AS signal is used to latch the address bus. Table 1. Microprocessor Interface I/O Timing Specifications Symbol Configuration t1 t2 t3 t4 t5 t6 t7 t8 t9 t10 t11 t12 t13 t14 t15 t16 t17 t18 t19 t20 t21 t22 t23 t24 t25 Modes 1 & 2 AS Asserted Width Address Valid to AS Deasserted AS Deasserted to Address Invalid R/W Valid to Both CS and DS Asserted Address Valid and AS Asserted to DS Asserted (Read) CS Asserted to DTACK Low Impedance DS Asserted to DTACK Asserted DS Asserted to AD Low Impedance (Read) DTACK Asserted to Data Valid DS Deasserted to CS Deasserted (Read) DS Deasserted to R/W Invalid DS Deasserted to DTACK Deasserted CS Deasserted to DTACK High Impedance DS Deasserted to Data Invalid (Read) Address Valid and AS asserted to DS Asserted (Write) Data Valid to DS Asserted DS Deasserted to CS Deasserted (Write) DS Deasserted to Data Valid DS Asserted Width (Write) Address Valid to AS Falling Edge AS Falling Edge to Address Invalid AS Falling Edge to DS Asserted (Read) AS Falling Edge to DS Asserted (Write) CS Asserted to DS Asserted (Write) Parameter Setup (ns) (Min) 10 4 0 10 10 10 0 10 10 5 5 10 10 10 Hold (ns) (Min) 10 10 * 5 Delay (ns) (Max) 12 15 15 25 12 10
* For Figure 1: s If AS = 0 (AS is not used or is inactive), then the address must be valid until CS = 1 and If MPCK is used (MPCK is active), then t11 must exceed two MPCK periods, If MPCK is not used (MPCK is inactive), then t11 must exceed two 16x line clock periods. A t11 of 110 ns is suggested. s If AS is used (AS is active), then If MPCK is used (MPCK is active), then t11 must exceed two MPCK periods, If MPCK is not used (MPCK is inactive), then t11 must exceed two 16x line clock periods. A t11 of 110 ns is suggested. For Figure 3: s If MPCK is used (MPCK is active), then t11 must exceed two MPCK periods, s If MPCK is not used (MPCK is inactive), then t11 must exceed two 16x line clock periods. A t11 of 110 ns is suggested.
T7630 Device Advisory for Version 2.0 of the Device T7633 Device Advisory for Version 1.0 of the Device
For Figure 5: s If ALE = 0 (ALE is not used or is inactive), then the address must be valid until CS = 1 and If MPCK is used (MPCK is active), then t40 must exceed two MPCK periods, If MPCK is not used (MPCK is inactive), then t40 must exceed two 16x line clock periods. A t40 of 110 ns is suggested. s If ALE is used ( ALE is active), then If MPCK is used (MPCK is active), then t40 must exceed two MPCK periods, If MPCK is not used (MPCK is inactive), then t40 must exceed two 16x line clock periods. A t40 of 110 ns is suggested. For Figure 7: s If MPCK is used (MPCK is active), then t40 must exceed two MPCK periods, s If MPCK is not used (MPCK is inactive), then t40 must exceed two 16x line clock periods. A t40 of 110 ns is suggested.
The read and write timing diagrams for all four microprocessor interface modes are shown in Figures 18.
T7630 Device Advisory for Version 2.0 of the Device T7633 Device Advisory for Version 1.0 of the Device
t3
t8
t13
t14
t15
t3
t12
t8
t13
t14
t19
Figure 2. Mode 1Write Cycle Timing (MPMODE = 0, MPMUX = 0) 4 Lucent Technologies Inc.
T7630 Device Advisory for Version 2.0 of the Device T7633 Device Advisory for Version 1.0 of the Device
R/W
t8
t13
t14
t15
VALID ADDRESS
R/W t25 DS t24 t7 DTACK t21 AD[0:7] t22 t17 VALID DATA
5-6425(F)
t20
t8
t13
t14
t19
VALID ADDRESS
Figure 4. Mode 2Write Cycle Timing (MPMODE = 0, MPMUX = 1) Lucent Technologies Inc. 5
T7630 Device Advisory for Version 2.0 of the Device T7633 Device Advisory for Version 1.0 of the Device
MPCK
5-6426(F)r.1
MPCK
5-6427(F)
Figure 6. Mode 3Write Cycle Timing (MPMODE = 1, MPMUX = 0) 6 Lucent Technologies Inc.
T7630 Device Advisory for Version 2.0 of the Device T7633 Device Advisory for Version 1.0 of the Device
RD t54 t36 RDY t52 AD t53 t39 t38 t43 VALID DATA t37 t41 t42
VALID ADDRESS
MPCK
5-6428(F)r.1
WR t55 t36 RDY t52 AD t53 t46 VALID DATA t49 t37 t48 t42
VALID ADDRESS
MPCK
5-6429(F)r.1
Figure 8. Mode 4Write Cycle Timing (MPMODE = 1, MPMUX = 1) Lucent Technologies Inc. 7
T7630 Device Advisory for Version 2.0 of the Device T7633 Device Advisory for Version 1.0 of the Device
Data Pattern Limitation for Proper Functionality of the LIU Internal Full Local Loopback (FLLOOP)
One of the loopback modes built into the T7630/T7633 is the line interface (LIU) full local loopback (FLLOOP). This mode connects the LIU transmit driver to the LIU line receiver circuit. This loopback mode is controlled by register LIU_REG5 bit 2 and bit 3. The FLLOOP function is activated when LIU_REG5, bit 2 = 1 and bit 3 = 0.
Issue
In the case of a data pattern with more than 400 continuous zeros, this loopback mode could possibly be unreliable. The possible failure mode is the following: 1. Latching of the data in either the one or zero state, and/or 2. An improper period for the recovered line clock (RLCK). The condition of an all zero data pattern should not occur in framed T1 or E1 signals, nor should it occur in signals that use B8ZS, HDB3, or ZCS coding. As a consequence, this possible fault in the FLLOOP function should have minimal impact on T1 and E1 system applications of the T7630/T7633. If the case of an all zeros data stream is used as a special system test or diagnostic condition, these devices may be forced into the above fault condition when the T7630/T7633 is in the FLLOOP state.
Solution
To avoid this possible fault condition, the FLLOOP loopback mode should not be used unless the data pattern is limited to one not containing in excess of 400 contiguous zeros. Alternatively, limits on the content of the data stream may be eliminated by using an equivalent external loopback in place of the FLLOOP loopback, or by using an alternative internal loopback, such as DLLOOP in the LIU or BLB (board loopback) of the framer.
T7630 Device Advisory for Version 2.0 of the Device T7633 Device Advisory for Version 1.0 of the Device
Device Advisory T7630 Device Advisory for Version 2.0 of the Device T7633 Device Advisory for Version 1.0 of the DeviceT7630 Device Advisory for Version 2.0
For additional information, contact your Microelectronics Group Account Manager or the following: http://www.lucent.com/micro INTERNET: [email protected] E-MAIL: N. AMERICA: Microelectronics Group, Lucent Technologies Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18103 1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106) ASIA PACIFIC: Microelectronics Group, Lucent Technologies Singapore Pte. Ltd., 77 Science Park Drive, #03-18 Cintech III, Singapore 118256 Tel. (65) 778 8833, FAX (65) 777 7495 CHINA: Microelectronics Group, Lucent Technologies (China) Co., Ltd., A-F2, 23/F, Zao Fong Universe Building, 1800 Zhong Shan Xi Road, Shanghai 200233 P. R. China Tel. (86) 21 6440 0468, ext. 316, FAX (86) 21 6440 0652 JAPAN: Microelectronics Group, Lucent Technologies Japan Ltd., 7-18, Higashi-Gotanda 2-chome, Shinagawa-ku, Tokyo 141, Japan Tel. (81) 3 5421 1600, FAX (81) 3 5421 1700 EUROPE: Data Requests: MICROELECTRONICS GROUP DATALINE: Tel. (44) 1189 324 299, FAX (44) 1189 328 148 Technical Inquiries: GERMANY: (49) 89 95086 0 (Munich), UNITED KINGDOM: (44) 1344 865 900 (Ascot), FRANCE: (33) 1 40 83 68 00 (Paris), SWEDEN: (46) 8 594 607 00 (Stockholm), FINLAND: (358) 9 4354 2800 (Helsinki), ITALY: (39) 02 6608131 (Milan), SPAIN: (34) 1 807 1441 (Madrid)
Lucent Technologies Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information.
December 1998 AY99-007T1E1 (Replaces AY99-002TIC and must accompany DS98-234TIC and DS98-244TIC)
Alarm reporting and performance monitoring per AT&T, ANSI, and ITU-T standards. Programmable, independent transmit and receive system interfaces at a 2.048 MHz, 4.096 MHz, or 8.192 MHz data rate. System interface master mode for generation of system frame sync from the line source. Internal phase-locked loop (with external VCXO) for generation of system clock from the line source.
Single 3.3 V 5% supply. Low power: 375 mW per channel maximum. 144-pin TQFP package. Operating temperature range: 40 C to +85 C.
HDLC or transparent modes. Automatic transmission and detection of ANSI T1.403 FDL performance report message and bitoriented codes. 64-byte FIFO in both transmit and receive directions.
s s s
Full T1/E1 pulse template compliance. Receiver provides equalization for up to 11 dB of loss. Digital clock and data recovery. Line coding: B8ZS, HDB3, ZCS, and AMI. Line interface coupling and matching networks for T1 and E1 (120 and 75 ).
33 MHz, 8-bit data interface, no wait-states. Intel* or Motorola interface modes with multiplexed or demultiplexed buses. Directly addressable control registers.
Applications
s
s s
Supports T1 framing modes ESF, D4, SLC -96, T1DM DDS. Supports G.704 basic and CRC-4 multiframe format E1 framing and procedures consistent with G.706. Supports unframed transmission format. T1 signaling modes: transparent; ESF 2-state, 4-state, and 16-state; D4 2-state and 4-state; SLC96 2-state, 4-state, 9-state, and 16-state. E1 signaling modes: transparent, CAS, CCS, and IRMS.
Customer Premises EquipmentCSU/DSU, routers, digital PBX, channel banks (CB), base transceiver stations (BTS-picocell), small switches, and digital subscriber loop access multiplexers (DSLAM). Loop/AccessDLC/IDLC, DCS, BTS (microcell/ macrocell), DSLAMs, and multiplexers (terminal, synchronous/asynchronous, add drop). Central OfceDigital switches, DCS, CB, access concentrators, remote switch modules (RSM), and DSLAMs. Test EquipmentTransmission/BERT tester.
* Intel is a registered trademark of Intel Corporation. Motorola is a registered trademark of Motorola, Inc.
Table of Contents
Contents Page
Features ................................................................................................................................................................... 1 Power Requirements and Package.................................................................................................................... 1 T1/E1 Line Interface Features............................................................................................................................ 1 T1/E1 Framer Features ...................................................................................................................................... 1 Facility Data Link Features................................................................................................................................. 1 Microprocessor Interface.................................................................................................................................... 1 Applications ........................................................................................................................................................ 1 Feature Descriptions .............................................................................................................................................. 13 T1/E1 Line Interface Features.......................................................................................................................... 13 T1/E1 Framer Features .................................................................................................................................... 13 Facility Data Link Features............................................................................................................................... 14 User-Programmable Microprocessor Interface ................................................................................................ 14 Functional Description ............................................................................................................................................ 15 Pin Information ....................................................................................................................................................... 19 Line Interface Unit: Block Diagram ......................................................................................................................... 26 Line Interface Unit: Receive ................................................................................................................................... 26 Data Recovery.................................................................................................................................................. 26 Jitter Accommodation and Jitter Transfer Without the Jitter Attenuator ........................................................... 27 Receive Line Interface Configuration Modes ................................................................................................... 27 T1/DS1 LIU Receiver Specifications ................................................................................................................ 30 CEPT LIU Receiver Specifications................................................................................................................... 31 Line Interface Unit: Transmit .................................................................................................................................. 34 Output Pulse Generation.................................................................................................................................. 34 LIU Transmitter Configuration Modes .............................................................................................................. 35 LIU Transmitter Alarms .................................................................................................................................... 35 DSX-1 Transmitter Pulse Template and Specifications ................................................................................... 37 CEPT Transmitter Pulse Template and Specifications .................................................................................... 38 Line Interface Unit: Jitter Attenuator ....................................................................................................................... 40 Generated (Intrinsic) Jitter................................................................................................................................ 40 Jitter Transfer Function .................................................................................................................................... 40 Jitter Accommodation....................................................................................................................................... 41 Jitter Attenuator Enable (Transmit or Receive Path)........................................................................................ 41 Line Interface Unit: Loopbacks ............................................................................................................................... 44 Full Local Loopback (FLLOOP)........................................................................................................................ 44 Remote Loopback (RLOOP) ............................................................................................................................ 44 Digital Local Loopback (DLLOOP) ................................................................................................................... 44 Line Interface Unit: Other Features ........................................................................................................................ 45 LIU Powerdown (PWRDN) ............................................................................................................................... 45 Loss of Framer Receive Line Clock (LOFRMRLCK Pin).................................................................................. 45 In-Circuit Testing and Driver High-Impedance State (3-STATE)...................................................................... 45 LIU Delay Values.............................................................................................................................................. 45 SYSCK Reference Clock........................................................................................................................................ 46 Line Interface Unit: Line Interface Networks........................................................................................................... 48 LIU-Framer Interface .............................................................................................................................................. 50 LIU-Framer Physical Interface.......................................................................................................................... 50 Interface Mode and Line Encoding................................................................................................................... 52 DS1: Zero Code Suppression (ZCS)................................................................................................................ 53 CEPT: High-Density Bipolar of Order 3 (HDB3)............................................................................................... 54
List of Figures
Figure Page
Figure 1. T7633 Block Diagram (One of Two Channels)........................................................................................ 15 Figure 2. T7633 Block Diagram: Receive Section (One of Two Channels)............................................................ 17 Figure 3. T7633 Block Diagram: Transmit Section (One of Two Channels)........................................................... 18 Figure 4. Pin Assignment ....................................................................................................................................... 19 Figure 5. Block Diagram of Line Interface Unit: Single Channel ............................................................................ 26 Figure 6. T1/DS1 Receiver Jitter Accommodation Without Jitter Attenuator.......................................................... 32 Figure 7. T1/DS1 Receiver Jitter Transfer Without Jitter Attenuator ...................................................................... 32 Figure 8. CEPT/E1 Receiver Jitter Accommodation Without Jitter Attenuator ....................................................... 33 Figure 9. CEPT/E1 Receiver Jitter Transfer Without Jitter Attenuator ................................................................... 33 Figure 10. DSX-1 Isolated Pulse Template ............................................................................................................ 37 Figure 11. ITU-T G.703 Pulse Template ................................................................................................................ 38 Figure 12. T1/DS1 Receiver Jitter Accommodation with Jitter Attenuator.............................................................. 42 Figure 13. T1/DS1 Jitter Transfer of the Jitter Attenuator....................................................................................... 42 Figure 14. CEPT/E1 Receiver Jitter Accommodation with Jitter Attenuator........................................................... 43 Figure 15. CEPT/E1 Jitter Transfer of the Jitter Attenuator.................................................................................... 43 Figure 16. Line Termination Circuitry ..................................................................................................................... 48 Figure 17. T7633 Line Interface Unit Approximate Equivalent Analog I/O Circuits ................................................ 49 Figure 18. Block Diagram of Framer Line Interface................................................................................................ 50 Figure 19. Transmit Framer TLCK to TND, TPD and Receive Framer RND, RPD to RLCK Timing...................... 51 Figure 20. T1 Frame Structure ............................................................................................................................... 55 Figure 21. T1 Transparent Frame Structure........................................................................................................... 56 Figure 22. T7633 Facility Data Link Access Timing of the Transmit and Receive Framer Sections ...................... 58 Figure 23. ITU 2.048 Basic Frame, CRC-4 Multiframe, and Channel Associated Signaling Multiframe Structures............................................................................................................................................... 66 Figure 24. CEPT Transparent Frame Structure ..................................................................................................... 68 Figure 25. Receive CRC-4 Multiframe Search Algorithm Using the 100 ms Internal Timer................................... 73 Figure 26. Receive CRC-4 Multiframe Search Algorithm for Automatic, CRC-4/Non-CRC-4 Equipment Interworking as Defined by ITU (From ITU Rec. G.706, Annex B.2.2 - 1991) ...................................... 75 Figure 27. Facility Data Link Access Timing of the Transmit and Receive Framer Sections in the CEPT Mode... 81 Figure 28. Transmit and Receive Sa Stack Accessing Protocol ............................................................................ 83 Figure 29. Timing Specification for RFRMCK, RFRMDATA, and RFS in DS1 Mode............................................. 87 Figure 30. Timing Specification for TFS, TLCK, and TPD in DS1 Mode ................................................................ 87 Figure 31. Timing Specification for RFRMCK, RFRMDATA, and RFS in CEPT Mode .......................................... 88 Figure 32. Timing Specification for RFRMCK, RFRMDATA, RFS, and RSSFS in CEPT Mode ............................ 88 Figure 33. Timing Specification for RCRCMFS in CEPT Mode.............................................................................. 89 Figure 34. Timing Specification for TFS, TLCK, and TPD in CEPT Mode ............................................................. 89 Figure 35. Timing Specification for TFS, TLCK, TPD, and TSSFS in CEPT Mode................................................ 90 Figure 36. Timing Specification for TFS, TLCK, TPD, and TCRCMFS in CEPT Mode.......................................... 90 Figure 37. Relation Between RLCK1 and Interrupt (Pin 99)................................................................................... 91 Figure 38. Timing for Generation of LOPLLCK (Pin 39/143).................................................................................. 93 Figure 39. The T and V Reference Points for a Typical CEPT E1 Application....................................................... 96 Figure 40. Loopback and Test Transmission Modes............................................................................................ 101 Figure 41. 20-Stage Shift Register Used to Generate the Quasi-Random Signal................................................ 102 Figure 42. 15-Stage Shift Register Used to Generate the Pseudorandom Signal ............................................... 103 Figure 43. T7633 Facility Data Link Access Timing of the Transmit and Receive Framer Sections .................... 108 Figure 44. Block Diagram for the Receive Facility Data Link Interface ................................................................ 109 Figure 45. Block Diagram for the Transmit Facility Data Link Interface ............................................................... 114 Figure 46. Local Loopback Mode ......................................................................................................................... 120 Figure 47. Remote Loopback Mode ..................................................................................................................... 121 Figure 48. T7633 Phase Detector Circuitry .......................................................................................................... 123 Figure 49. Nominal Concentration Highway Interface Timing (for FRM_PR43 bit 0bit 2 = 100 (Binary)) ......... 129 Figure 50. CHIDTS Mode Concentration Highway Interface Timing .................................................................... 130 6 Lucent Technologies Inc.
List of Tables
Table Page
Table 1. Pin Descriptions........................................................................................................................................ 20 Table 2. Digital Loss of Signal Standard Select ..................................................................................................... 28 Table 3. LOSSD and RCVAIS Control Configurations (Not Valid During Loopback Modes) ................................. 29 Table 4. DS1 LIU Receiver Specifications.............................................................................................................. 30 Table 5. CEPT LIU Receiver Specifications ........................................................................................................... 31 Table 6. Transmit Line Interface Short-Haul Equalizer/Rate Control ..................................................................... 34 Table 7. DSX-1 Pulse Template Corner Points (from CB119, T1.102) .................................................................. 37 Table 8. DS1 Transmitter Specifications ................................................................................................................ 38 Table 9. CEPT Transmitter Specifications.............................................................................................................. 39 Table 10. Loopback Control ................................................................................................................................... 44 Table 11. SYSCK (16x, CKSEL = 1) Timing Specifications ................................................................................... 46 Table 12. SYSCK (1x, CKSEL = 0) Timing Specifications ..................................................................................... 46 Table 13. Termination Components by Application................................................................................................ 48 Table 14. AMI Encoding ......................................................................................................................................... 52 Table 15. DS1 ZCS Encoding ................................................................................................................................ 53 Table 16. DS1 B8ZS Encoding............................................................................................................................... 53 Table 17. ITU HDB3 Coding................................................................................................................................... 54 Table 18. T-Carrier Hierarchy................................................................................................................................. 55 Table 19. D4 Superframe Format........................................................................................................................... 57 Table 20. DDS Channel-24 Format ........................................................................................................................ 58 Table 21. SLC-96 Data Link Block Format ............................................................................................................. 59 Table 22. SLC-96 Line Switch Message Codes ..................................................................................................... 60 Table 23. Transmit and Receive SLC-96 Stack Structure...................................................................................... 60 Table 24. Extended Superframe (ESF) Structure................................................................................................... 61 Table 25. T1 Loss of Frame Alignment Criteria...................................................................................................... 62 Table 26. T1 Frame Alignment Procedures............................................................................................................ 63 Table 27. Robbed-Bit Signaling Options ................................................................................................................ 64 Table 28. SLC-96 9-State Signaling Format........................................................................................................... 64 Table 29. 16-State Signaling Format...................................................................................................................... 65 Table 30. Allocation of Bits 1 to 8 of the FAS Frame and the NOT FAS Frame..................................................... 67 Table 31. ITU CRC-4 Multiframe Structure ............................................................................................................ 70 Table 32. ITU CEPT Time Slot 16 Channel Associated Signaling Multiframe Structure........................................ 76 Table 33. CEPT IRSM Signaling Multiframe Structure........................................................................................... 77 Table 34. Transmit and Receive Sa Stack Structure.............................................................................................. 82 Table 35. Associated Signaling Mode CHI 2-Byte Time-Slot Format for DS1 Frames .......................................... 86 Table 36. Associated Signaling Mode CHI 2-Byte Time-Slot Format for Stuffed Channels ................................... 86 Table 37. Associated Signaling Mode CHI 2-Byte Time-Slot Format for CEPT ..................................................... 86 Table 38. Red Alarm or Loss of Frame Alignment Conditions ............................................................................... 92 Table 39. Remote Frame Alarm Conditions ........................................................................................................... 92 Table 40. Alarm Indication Signal Conditions......................................................................................................... 93 Table 41. Sa6 Bit Coding Recognized by the Receive Framer .............................................................................. 95 Table 42. Sa6 Bit Coding of NT1 Interface Events Recognized by the Receive Framer ....................................... 96 Table 43. AUXP Synchronization and Clear Sychronization Process .................................................................... 96 Table 44. Event Counters Definition....................................................................................................................... 97 Table 45. Summary of the Deactivation of SSTSSLB and SSTSLLB Modes as a Function of Activating the Primary Loopback Modes .............................................................................................. 100 Table 46. Register FRM_PR69 Test Patterns ...................................................................................................... 103 Table 47. Register FRM_PR70 Test Patterns ...................................................................................................... 104 Table 48. Automatic Enable Commands .............................................................................................................. 106 Table 49. On-Demand Commands....................................................................................................................... 107 Table 50. Receive ANSI Code.............................................................................................................................. 110
12
Feature Descriptions
s
s s s s
s s s s
Two independent T1/E1 channels each consisting of a T1/E1 short-haul line interface and a T1/E1 framer with HDLC formatting on the facility data link interface. Memory-mapped read and write registers. Maskable interrupt events. Hardware and software resets. Onboard software-selectable pseudorandom test pattern generator and detector for line performance monitoring. 3-state outputs. Single 3 V 5% supply. 5 V tolerant TTL inputs. Low power consumption: 650 mW max.
s s s
s s
s s
Transmitter includes transmit encoder (B8ZS or HDB3), pulse shaping, and line driver. Five pulse equalization settings for template compliance at DSX cross connect. Receive includes equalization, digital clock and data recovery (immune to false lock), and receive decoder. CEPT/E1 interference immunity as required by G.703. Transmit jitter <0.02 UI. Receive generated jitter <0.05 UI. Jitter attenuator selectable for use in transmit or receive path. Jitter attenuation characteristics are data pattern independent. For use with 100 DS1 twisted-pair, 120 E1 twisted-pair, and 75 E1 coaxial cable. Common transformer for transmit/receive. Analog LOS alarm for signals less than 18 dB for greater than 1 ms or 10-bit to 255-bit symbol periods (selectable). Digital LOS alarm for 100 zeros (DS1) or 255 zeros (E1). Diagnostic loopback modes. Compliant with AT&T CB119(10/79); ITU G.703(88), G.732(88), G.735-9(88), G.823-4(3/93), I.431(3/93); ANSI T1.102(93), T1. 408(90); ETSI ETS-300-011(4/92), ETS-300-166(8/93), ETS-300-233(5/94, 3/95), TBR12(12/93, 1/96), TBR13(1/96); TR-TSY000009(5/86), TSY-000170(1/93), GR-253CORE(12/95), GR-499-CORE(12/95), GR-820CORE(11/94), GR-1244-CORE(6/95).
Framing formats: Compliant with T1 standards ANSI T1.231 (1997), AT&T TR54016, AT&T TR62411 (1998). Unframed, transparent transmission in T1 and E1 formats. DS1 extended superframe (ESF). DS1 superframe (SF): D4; SLC-96; T1DM DDS; T1DM DDS with FDL access. DS1 independent transmit and receive framing modes when using the ESF and D4 formats. Compliant with ITU CEPT framing recommendation: 1. G.704 and G.706 basic frame format. 2. G.704 Section 2.3.3.4 and G.706 Section 4.2: CRC-4 multiframe search algorithm. 3. G.706 Annex B: CRC-4 multiframe search algorithm with 400 ms timer for interworking of CRC-4 and non-CRC-4 equipment. 4. G.706 Section 4.3.2 Note 2: monitoring of 915 CRC-4 checksum errors for loss of frame state. Framer line codes: DS1: alternate mark inversion (AMI); binary eight zero code suppression (B8ZS); per-channel zero code suppression; decoding bipolar violation monitor; monitoring of eight or fifteen bit intervals without positive or negative pulses error indication. DS1 independent transmit and receive path line code formats when using AMI/ZCS and B8ZS coding. ITU-CEPT: AMI; high-density bipolar 3 (HDB3) encoding and decoding bipolar violation monitoring, monitoring of four bit intervals without positive or negative pulses error indication. Single-rail option.
13
Signaling: DS1: extended superframe 2-state, 4-state, and 16-state per-channel robbed bit. DS1: D4 superframe 2-state and 4-state perchannel robbed bit. DS1: SLC-96 superframe 2-state, 4-state, 9-state, and 16-state per-channel robbed bit. DS1: channel-24 message-oriented signaling. ITU CEPT: channel associated signaling (CAS) and T7230A mode common channel signaling (CCS). ITU CEPT: international remote switching module (IRMS). Transparent (all data channels). Alarm reporting, performance monitoring, and maintenance: ANSI T1.403-1995, AT&T TR 54016, and ITU G.826 standard error checking. Error and status counters: 1. Bipolar violations. 2. Errored frame alignment signals. 3. Errored CRC checksum block. 4. CEPT: received E bit = 0. 5. Errored, severely errored, and unavailable seconds. Selectable errored event monitoring for errored and severely errored seconds processing with programmable thresholds for errored and severely errored second monitoring. CEPT: Selectable automatic transmission of E bit to the line. CEPT: Sa6 coded remote end CRC-4 error E bit = 0 events. Programmable automatic and on-demand alarm transmission: 1. Automatic transmission of remote frame alarm to the line while in loss of frame alignment state. 2. Automatic transmission of alarm indication signal (AIS) to the system while in loss of frame alignment state. Multiple loopback modes. Optional automatic line and payload loopback activate and deactivate modes. CEPT nailed-up connect loopback and CEPT nailed-up broadcast transmission TS-X in TS-0 transmit mode. Selectable test patterns for line transmission. Detection of framed and unframed pseudorandom and quasi-random test patterns. Programmable squelch and idle codes. System interface: Autonomous transmit and receive system interfaces.
s s s s s
HDLC or transparent mode. Automatic transmission of the ESF performance report messages (PRM). Detection of the ESF PRM. Detection of the ANSI ESF FDL bit-oriented codes. 64-byte FIFO in both transmit and receive directions. Programmable FIFO full- and empty-level interrupt. SLC-96: FDL transmit and receive register access of D bits.
33 MHz read and write access with no wait-states. 12-bit address, 8-bit data interface. Programmable Intel or Motorola interface modes. Demultiplexed or multiplexed address and data bus. Directly addressable internal registers. No clock required.
14
Functional Description
RECEIVE CHANNEL [12] RTIP_RPD[12] RECEIVE LINE INTERFACE UNIT (RLIU) RECEIVE FRAMER UNIT RECEIVE ELASTIC STORE (2 FRAMES)
RRING_RND[12]
TRANSMIT CHANNEL [12] TRANSMIT FACILITY DATA LINK MONITOR (HDLC OR TRANSPARENT FRAMING) PLLCK[12] TRANSMIT SIGNALING UNIT (DS1: ROBBED-BIT OR CEPT: TS16) RCHICK TRANSMIT CHANNEL DIGITAL PHASE DETECTOR
TFDL[12], TFDLCK[12] XMIT FRAMER TCLK TTIP[12] TRANSMIT LINE INTERFACE UNIT (XLIU) TRANSMIT ELASTIC STORE (2 FRAMES)
MICROPROCESSOR INTERFACE
MPMODE MPMUX
A[11:0]
AD[7:0]
CS
ALE_AS
RD_R/W
WR_DS
RDY_DTACK
INTERRUPT
MPCK 5-4512(F).cr.2
15
RPDE, RNDE, RLCKE RTIP_RPD RECEIVE ANALOG FRONT END RRING_RND DIGITAL CLOCK AND DATA RECOVERY JITTER ATTENUATION (OPTIONAL: RECEIVE OR TRANSMIT)
RECEIVE T1/E1 FRAME ALIGNMENT MONITOR, RE-ALIGNER, AND SYNC GENERATOR: SF: D4, SLC-96, DDS ESF CEPT: BASIC FRAME, CRC-4 MULTIFRAME, & SIGNALING MULTIFRAME RECEIVE PERFORMANCE MONITOR: BIPOLAR VIOLATION ERRORS T1/E1 CRC ERRORS ERRORED EVENTS ERRORED SECONDS BURSTY ERRORED SECONDS SEVERELY ERRORED SECONDS UNAVAILABLE SECONDS RECEIVE ALARM MONITOR: ANALOG LOSS OF SIGNAL DIGITAL LOSS OF SIGNAL REMOTE FRAME ALARM CEPT REMOTE MULTIFRAME ALARM ALARM INDICATION SIGNAL (AIS) SLIPS RECEIVE PATTERN MONITOR: QUASI-RANDOM: 220 1 PSEUDORANDOM: 215 1 ANSI T1.403 BIT-ORIENTED AND ESF-FDL ACTIVATE AND DEACTIVATE LINE LOOPBACK CODES CEPT AUXILIARY PATTERN (CEPT = 01) CEPT ACTIVATE AND DEACTIVATE LOOPBACK CODES CEPT Sa6 CODES TEST PATTERN DETECTOR MARK (ALL1s) QRSS (QUASI-RANDOM: 220 1) 25 1 26 1 (53) 29 1 (511) 211 1 (2047) 215 1 (PSEUDORANDOM) 220 1 223 1 1:1 (ALTERNATING 10) RECEIVE FACILITY DATA LINK EXTRACTER AND MONITOR: SLC-96 FORMAT DDS ACCESS ANSI T1.403-1989 ESF FORMAT: BIT-ORIENTED MESSAGES MESSAGE-ORIENTED MESSAGES RFRMCK RECEIVE SLIP MONITOR INTERNAL SYSTEM CLOCK TCHICK
RECEIVE SIGNALING EXTRACTER: DS1 ROBBED-BIT SIGNALING (RBS) CEPT CHANNEL ASSOCIATED AND COMMON CHANNEL SIGNALING CONCENTRATION HIGHWAY ACCESS MICROPROCESSOR ACCESS RECEIVE FDL HDLC EXTRACTER: 64-byte RECEIVE FIFO TRANSPARENT MODE (NO HDLC FRAMING) MICROPROCESSOR ACCESS
RFDLCK RFDL
5-4513(F).cr.2
Figure 2. T7633 Block Diagram: Receive Section (One of Two Channels) Lucent Technologies Inc. 17
SYSCK
TTIP
TRING
TRANSMIT CRC GENERATOR: ESF CEPT TRANSMIT ALARM MONITOR: LOSS OF SYSTEM BIFRAME ALIGNMENT SYSTEM ALARM INDICATION SIGNAL (AIS)
TRANSMIT T1/E1 FRAME FORMATTER, AND FRAME SYNC GENERATOR: SF: D4, SLC-96, DDS; SIGNALING SUPERFRAME ESF CEPT: BASIC FRAME, CRC-4 MULTIFRAME, & SIGNALING MULTIFRAME TRANSPARENT FRAMING
PLLCK TRANSMIT FACILITY DATA LINK INSERTER: TFDL SLC-96 FORMAT DDS ACCESS ANSI T1.403-1989 ESF FORMAT: TFDLCK BIT-ORIENTED MESSAGES MESSAGE-ORIENTED MESSAGES TRANSMIT FDL HDLC INSERTER: 64-byte TRANSMIT FIFO TRANSPARENT MODE (NO HDLC FRAMING) MICROPROCESSOR ACCESS
AUTOMATIC AND ON-DEMAND COMMANDS: AIS (LINE, SYSTEM, FDL) LOOPBACKS REMOTE FRAME ALARMS (RFA) CEPT E BIT = 0 CEPT TS16 AIS CEPT TS16 RPA
TRANSMIT SIGNALING INSERTER: DS1 ROBBED-BIT SIGNALING (RBS) CEPT CHANNEL ASSOCIATED AND COMMON-CHANNEL SIGNALING CONCENTRATION HIGHWAY ACCESS MICROPROCESSOR ACCESS
RCHICK
TEST PATTERN GENERATOR MARK (ALL1s) QRSS 25 1 26 1 (53) 29 1 (511) 211 1 (2047) 215 1 220 1 223 1 1:1 (ALTERNATING 10)
5-4514(F).dr.2
18
Pin Information
The package type and pin assignment for the T7633 (Terminator-II) is illustrated in Figure 4.
TCHICK-EPLL1
DIV-TCHICK1
DS1/CEPT1
LOPLLCK1
FRAMER1
3-STATE1
RCHIDATAB1
TCHIDATAB1
RCRCMFS1
TCRCMFS1
RCHIDATA1
TCHIDATA1
DIV-RLCK1
RFDLCK1
TFDLCK1
RCHICK1
TCHICK1
RCHIFS1
SECOND
TCHIFS1
RSSFS1
TSSFS1
RFDL1
TFDL1
GRND LOFRMRLCK1 SYSCK1 PLLCK-EPLL1 DIV-RCHICK1 DIV-PLLCK1 PLLCK1 GRNDA1 NC RRING_RND1 RTIP_RPD1 NC VDDA1 GRNDX1 TRING1 VDDX1 TTIP1 GRNDX1 NC GRNDX2 TTIP2 VDDX2 TRING2 GRNDX2 VDDA2 NC RTIP_RPD2 RRING_RND2 NC GRNDA2 PLLCK2 DIV-PLLCK2 DIV-RCHICK2 PLLCK-EPLL2 SYSCK2 GRND
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
144 143 142 141 140 139 138 137 136 135 134 133 132 131 130 129 128 127 126 125 124 123 122 121 120 119 118 117 116 115 114 113 112 111 110 109 108 107 106 105 104 103 102 101 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 75 74 73
GRND
RFS1
TFS1
VDD
VDD WR_DS JTAGTRST JTAGTMS JTAGTCK JTAGTDI JTAGTDO MPCK RDY_DTACK INTERRUPT A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0 ALE_AS CS MPMUX RD_R/W MPMODE GRND
TCHIDATAB2
RFRMDATA2
LOFRMRLCK2
DIV-TCHICK2
TCHICK-EPLL2 TFS2
RCHIDATAB2 VDD
TCHIDATA2
RCRCMFS2
DS1/CEPT2
TCRCMFS2
RCHIDATA2
RFS2
RSSFS2
RFDLCK2
RFDL2
TCHICK2
TCHIFS2
DIV-RLCK2
VDD
FRAMER2
LOPLLCK2
3-STATE2
TSSFS2
TFDLCK2
TFDL2 RCHICK2
RCHIFS2
JTM
5-4712(F).cr.2
19
35
SYSCK
Iu
34
PLLCK-EPLL
5 6 7
33 32 31
O O I
GRNDA NC
20
11
27
RTIP_RPD
13 25 14, 18 20, 24 15 23 16 17 22 21
P P O P O P O
142 141
40 41
DS1/CEPT FRAMER
Iu Iu
140
42
3-STATE
Iu
139
43
RESET
Iu
138
44
TPD
* IU indicates an internal pull-up. After RESET is deasserted, the channel is in the default framing mode, as a function of the DS1/CEPT pin.
21
136
46
TLCK
135
47
RLCK
134
49
RFRMCK
133
48
CKSEL
Iu
132
50
RFRMDATA
131 130
51 52
RFS RSSFS
O O
129
53
RCRCMFS
128
54
RFDLCK
127
55
RFDL
126
56
TCHICK
125
57
TCHIFS
I/O
22
123
59
TCHIDATAB
122
60
DIV-RLCK
121 120
61 62
DIV-TCHICK TCHICK-EPLL
O O
119 118
63 64
TFS TSSFS
O O
117
65
TCRCMFS
116
66
TFDLCK
115
67
TFDL
114
68
RCHICK
69 70 71
I I I
23
75
RD_R/W
76
MPMUX
Iu
77
CS
78
ALE_AS
7986
AD0AD7
I/O
8798 99
A0A11 INTERRUPT
I O
* IU indicates an internal pull-up. After RESET is deasserted, the channel is in the default framing mode, as a function of the DS1/CEPT pin. Asserting this pin low will initially force RDY to a low state.
24
Iu O Iu Iu Iu
106 107
JTAGTRST WR_DS
Id I
110
SECOND
25
RND_BPV RTIP RRING EQUALIZER SLICERS CLOCK AND DATA RECOVERY JITTER ATTENUATOR (RECEIVE PATH) DECODER RPD TO RECEIVE FRAMER RLCK FLLOOP (DURING LIU AIS) FLLOOP (NO LIU AIS) TDM (CLOCK) LOTC PULSEWIDTH CONTROLLER TLCK-LIU INTSYSCK*
DLLOOP
RLOOP
TTIP TRANSMIT DRIVER TRING ALARM INDICATION SIGNAL (AIS) PULSE EQUALIZER (DATA)
LOSS OF TLCK
INTSYSCK* SYSCK
CKSEL 5-4556(F).cr.4
* INTSYSCK always runs at 16 times the primary line rate. If CKSEL = 1, INTSYSCK is equal to SYSCK. If CKSEL = 0, INTSYSCK is sourced from the internal 16x clock multiplier.
27
28
LIU Receiver Bipolar Violation (BPV) Alarm. The receiver LIU bipolar violation (BPV) alarm is used only in the single-rail mode. When B8ZS(DS1)/HDB3(E1) coding is not used (i.e., CODE = 0), any violations in the receive data (such as two or more consecutive 1s on a rail) are indicated on the RND-LIU output. When B8ZS(DS1)/ HDB3(E1) coding is used (i.e., CODE = 1), the HDB3/B8ZS code violations, including BPVs, are reected on the RND-LIU output.
29
14 20 16 100
dB dB dB zeros
12.5
%ones
15 99
zeros zeros
1. Below the nominal pulse amplitude of 3.0 V with the line interface circuitry specied in the Line Interface Unit: Line Interface Networks section on page 48. 2. Cable loss at 772 kHz. 3. Using Lucent transformer 2795L and components listed in Table 13.
30
14 20 16 255 12.5
dB dB dB zeros %ones
ITU-T G.775
1.Below the nominal pulse amplitude of 3.0 V for 120 and 2.37 V for 75 applications with the line circuitry specied in the Line Interface Unit: Line Interface Networks section on page 48. 2.Cable loss at 1.024 MHz. 3.Amount of cable loss for which the receiver will operate error-free in the presence of a 18 dB interference signal summing with the intended signal source. 4.Using Lucent transformer 2795K or 2795J and components listed in Table 13.
31
100 UI
28 UI
T1.408/I.431(DS1)/G.824(DS1)
10 UI
GR-499-CORE (NON-SONET CAT II INTERFACES)
I.431(DS1), G.824(DS1)
1.0 UI
TR-TSY-000009 (DS1, MUXES) GR-499/1244-CORE (CAT I INTERFACES)
0.1 UI
10
100
1k
10 k
100 k
FREQUENCY (Hz)
5-5260(F)r.4
10
20
30
40
50
60
10
100
1k
10 k
100 k
FREQUENCY (Hz)
5-5261(F)
Figure 7. T1/DS1 Receiver Jitter Transfer Without Jitter Attenuator 32 Lucent Technologies Inc.
I.431(CEPT)/ETS-300-011
G.823,ETSI-300-011A1 1.0 UI
I.431(CEPT)/ETS-300-011
0.1 UI
10
100
1k
10 k
100 k
FREQUENCY (Hz)
5-5262(F)r.3
10
20
30
40
50
60
10
100
1k
10 k
100 k
FREQUENCY (HZ)
5-5263(F)
Figure 9. CEPT/E1 Receiver Jitter Transfer Without Jitter Attenuator Lucent Technologies Inc. 33
Feet 0 0 0 0 1 1 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1
Meters
DSX-1
1.544 MHz
CEPT4
2.048 MHz
0 to 131 0 to 40 131 to 262 40 to 80 262 to 393 80 to 120 393 to 524 120 to 160 524 to 655 160 to 200 75 (Option 2) 120 or 75 (Option 1) Not Used
1.In DS1 mode, the distance to the DSX for 22-Gauge PIC (ABAM) cable is specied. Use the maximum cable loss gures for other cable types. In CEPT mode, equalization is specied for coaxial or twisted-pair cable. 2.Reset default state is EQ2, EQ1, and EQ0 = 000 when pin DS1_CEPT = 1 and EQ2, EQ1, and EQ0 = 110 when pin DS1_CEPT = 0. 3.Loss measured at 772 kHz. 4.In 75 applications, Option 1 is recommended over Option 2 for lower LIU power dissipation. Option 2 allows for the use of the same transformer as in CEPT 120 applications (see the Line Interface Unit: Line Interface Networks section on page 48).
34
35
36
1.0
0.5
Figure 10. DSX-1 Isolated Pulse Template Table 7. DSX-1 Pulse Template Corner Points (from CB119, T1.102) Maximum Curve UI 0.77 0.39 0.27 0.27 0.12 0.0 0.27 0.25 0.93 1.16 ns 0 250 325 325 425 500 675 725 1100 1250 Normalized Amplitude 0.05 0.05 0.80 1.15 1.15 1.05 1.05 0.07 0.05 0.05 UI 0.77 0.23 0.23 0.15 0.0 0.15 0.23 0.23 0.46 0.66 0.93 1.16 Minimum Curve ns 0 350 350 400 500 600 650 650 800 925 1100 1250 Normalized Amplitude 0.05 0.05 0.50 0.95 0.95 0.90 0.50 0.45 0.45 0.20 0.05 0.05
37
1. With the line circuitry specied in Table 13. 2.Total power difference. 3.Measured in a 2 kHz band around the specied frequency. 4.Using Lucent transformer 2795L and components in Table 13. 5.Below the power at 772 kHz.
20% 10%
V = 100% 10%
20%
NOMINAL PULSE
50%
244 ns
0%
10%
4 4 5
1.5 1 0
4 4 5
% % % CH-PTT
9 15 11 7 9
1.With the line circuitry specied in Table 13, measured at the transformer secondary. 2.Using Lucent transformer 2795K or 2795J and components in Table 13.
39
40
where: fdata = 1.544 MHz for DS1 or 2.048 MHz for E1, for JABW0 = 0, fc = 3.8 Hz for DS1 or 10 Hz for E1, and for JABW0 = 1, fc = 1.25 Hz for E1, fsysclk = SYSCK tolerance in ppm, fdata = data tolerance in ppm. Note that for lower corner frequencies the jitter accommodation is more sensitive to clock tolerance than for higher corner frequencies. When JABW0 = 1 and the jitter attenuator is used in the receive data path, the tolerance on SYSCK should be tightened to 20 ppm in order to meet the jitter accommodation requirements of TBR12/13 as given in G.823 for line data rates of 50 ppm.
41
100 UI
28 UI
T1.408/I.431(DS1)/G.824(DS1)
10 UI
GR-499-CORE (NON-SONET CAT II INTERFACES)
I.431(DS1), G.824(DS1)
1.0 UI
TR-TSY-000009 (DS1, MUXES) GR-499/1244-CORE (CAT I INTERFACES)
0.1 UI
10
100
1k
10 k
100 k
FREQUENCY (Hz)
5-5264(F)r.4
0
GR-253-CORE TR-TSY-000009
10
20
30
40
TYPICAL (SUBJECT TO DEVICE CHARACTERIZATION)
50
60
10
100
1k
10 k
100 k
FREQUENCY (Hz)
5-5265(F)r.1
Figure 13. T1/DS1 Jitter Transfer of the Jitter Attenuator 42 Lucent Technologies Inc.
JABW0 = 1
JABW0 = 0
I.431(CEPT)/ETS-300-011
G.823,ETSI-300-011A1
1.0 UI
I.431(CEPT)/ETS-300-011
0.1 UI
10
100
1k
10 k
100 k
FREQUENCY (Hz)
5-5266(F)r.2
10
30
TYPICAL (SUBJECT TO DEVICE CHARACTERIZATION)
JABW0 = 1
JABW0 = 0
40
50
60
10
100
1k
10 k
100 k
5-5267(Fr.1
FREQUENCY (Hz)
Figure 15. CEPT/E1 Jitter Transfer of the Jitter Attenuator Lucent Technologies Inc. 43
1. The reset default condition is LOOPA = LOOPB = 0 (no loopback). 2. During the transmit AIS condition, the looped data will be the transmitted data from the framer or system interface and not the all 1s signal. 3. Transmit AIS request is ignored.
44
45
* When JABW0 = 1 and the jitter attenuator is used in the receive data path, the tolerance on SYSCK should be tightened to 20 ppm in order to meet the jitter accommodation requirements of TBR12/13 as given in G.823 for line data rates of 50 ppm. If SYSCK is used as the source for AIS (see LIU Transmitter Alarm Indication Signal Generator (XLAIS) section on page 35), it must meet the nominal transmission specications of 1.544 MHz 32 ppm for DS1 (T1), or 2.048 MHz 50 ppm for CEPT (E1).
Primary Line Rate SYSCK Reference Clock and Internal Reference Clock Synthesizer In some applications, it is more desirable to provide a reference clock at the primary data rate. In such cases, the LIU can utilize an internal 16x clock synthesizer allowing the SYSCK pin to accept a primary data rate clock. The specications for SYSCK using a primary rate reference clock are dened in Table 12. Table 12. SYSCK (1x, CKSEL = 0) Timing Specications Parameter Frequency DS1 CEPT Range*, Duty Cycle Rise and Fall Times (10%90%) Value Min 100 40 Typ 1.544 2.048 Max 100 60 5 Unit
* When JABW0 = 1 and the jitter attenuator is used in the receive data path, the tolerance on SYSCK should be tightened to 20 ppm in order to meet the jitter accommodation requirements of TBR12/13 as given in G.823 for line data rates of 50 ppm. If SYSCK is used as the source for AIS (see LIU Transmitter Alarm Indication Signal Generator (XLAIS) section on page 35), it must meet the nominal transmission specications of 1.544 MHz 32 ppm for DS1 (T1), or 2.048 MHz 50 ppm for CEPT (E1).
46
47
RTIP
RT
TTIP
RT
TRING
Figure 16. Line Termination Circuitry Table 13. Termination Components by Application1 Symbol Name DS12 Twisted Pair 0.1 200 332 210 100 4 0 100 2.1 Cable Type CEPT 75 Option 0.1 150 200 143 147 75 4 7.5 75 1.93 14 3 Coaxial Option 0.1 150 200 261 182 75 4 5.36 75 2.45 25 CEPT 120 5 Twisted Pair 0.1 150 200 698 365 120 4 7.5 120 2.45 F Unit
CC CP RP RR RS ZEQ RT RL N
Center Tap Capacitor Line Shunt Capacitor Receive Primary Impedance Receive Series Impedance Receive Secondary Impedance Equivalent Line Termination Tolerance Transmit Series Impedance Transmit Load Termination6 Transformer Turns Ratio
1. Resistor tolerances are 1%. Transformer turns ratio tolerances are 2%. 2. Use Lucent 2795L transformer. 3. For CEPT 75 applications, Option 1 is recommended over Option 2 for lower device power dissipation. Option 2 increases power dissipation by 13 mW per channel when driving 50% ones data. Option 2 allows for the use of the same transformer as in CEPT 120 applications. 4. Use Lucent 2795K transformer. 5. Use Lucent 2795J transformer. 6. A 5% tolerance is allowed for the transmit load termination.
48
20 k
3 pF RECEIVER INPUT* 47 k 2 pF
3 pF
20 k GRNDA
Peak 1.6
Unit V
V V V
Figure 17. T7633 Line Interface Unit Approximate Equivalent Analog I/O Circuits
49
LIU-Framer Interface
LIU-Framer Physical Interface
The transmit framer-LIU interface for the T7633 consists of the TND, TPD, and TLCK pins. In normal operations, TND, TPD, and TLCK are directly connected to the transmit line interface and the TPD, TND, and TLCK pins are driven from the transmit framer. The receive framer-LIU interface for the T7633 consists of the RPD, RND_BPV, and RLCK internal signals. In normal operations, RND, RPD, and RLCK are directly sourced from the internal receive line interface unit. In the framer mode, FRAMER = 0, the RPD, RND, and RLCK pins are directly connected to the receive framer (the internal receive line interface unit is bypassed). Figure 18 illustrates the interfaces of the transmit and receive framer units.
TRANSMIT HDLC FACILITY DATA LINK INTERFACE TLCK TPD TND TFDLCK TFDL
TRING
RLCK
SYSTEM INTERFACE
LINE INTERFACE
RFDLCK RFDL RND_BPV RPD RTIP LIU_RLCK RECEIVE LINE LIU_RND/BPV INTERFACE LIU_RPD UNIT (RLIU) 0 FRM_RLCK FRM_RND RECEIVE FRAMER FRM_RPD (RFRMR) 1 TRANSMIT CONCENTRATION HIGHWAY INTERFACE (XCHI) TCHIDATA TCHICK TCHIFS
RRING
RFRMCK
FRAMER
5-4557(F).br.2
50
TLCK t4 TND, TPD t5-DS1 = 648 ns t5-CEPT = 488 ns t4 = TLCK TO VALID TPD, TND = 30 ns
t5 RLCK
t7
Figure 19. Transmit Framer TLCK to TND, TPD and Receive Framer RND, RPD to RLCK Timing
51
The T1 ones density rule states that: In every 24 bits of information to be transmitted, there must be at least three pulses, and no more than 15 zeros may be transmitted consecutively [AT&T TR62411 (1988), ANSI T1.231 (1997)]. Receive ones density is monitored by the receive line interface as per T1M1.3/93-005, ITU G.775, or TR-TSY000009. The receive framer indicates excessive zeros upon detecting any zero string length greater than fteen contiguous zeros (no pulses on either RPD or RND). Both excessive zeros and coding violations are indicated as bipolar violations.
52
DS1: Binary 8 Zero Code Suppression (B8ZS) Clear channel transmission can be accomplished using Binary 8 Zero Code Suppression (B8ZS). Eight consecutive 0s are replaced with the B8ZS code. This code consists of two bipolar violations in bit positions 4 and 7 and valid bipolar marks in bit positions 5 and 8. The receiving end recognizes this code and replaces it with the original string of eight 0s. The receive framer indicates excessive zeros upon detecting a block of eight (8) or more consecutive 0s (no pulses on either RPD or RND). Both excessive zeros and coding violations are indicated as bipolar violations. Table 16 shows the encoding of a string of 0s using B8ZS. B8ZS is recommended when ESF format is used. V represents a violation of the bipolar rule, and B represents an inserted pulse conforming to the AMI rule. Table 16. DS1 B8ZS Encoding Bit Positions Before B8ZS After B8ZS 1 0 0 2 0 0 3 0 0 4 0 V 5 0 B 6 0 0 7 0 V 8 0 B 1 B 0 0 1 B 1 0 0 2 0 0 3 0 0 4 0 V 5 0 B 6 0 0 7 0 V 8 0 B
53
54
Frame Formats
The supported North American T1 framing formats are superframe (D4, SLC-96, and digital data service-DDS) and extended superframe (ESF). The device can be programmed to support the ITU-CEPT-E1 basic format with and without CRC-4 multiframe formatting. This section describes these framing formats.
T1 Framing Structures
T1 is a digital transmission system which multiplexes twenty-four 64 kbits/s time slots (DS0) onto a serial link. The T1 system is the lowest level of hierarchy on the North American T-carrier system, as shown in Figure 20. Table 18. T-Carrier Hierarchy T Carrier T1 T1-C T2 T3 T4 DS0 Channels 24 48 96 672 4032 Bit Rate (Mbits/s) 1.544 3.152 6.312 44.736 274.176 Digital Signal Level DS1 DS1C DS2 DS3 DS4
Frame, Superframe, and Extended Superframe Denitions Each time slot (DS0) is an assembly of 8 bits sampled every 125 s. The data rate is 64 kbits/s and the sample rate is 8 kHz. Time-division multiplexing 24 DS0 time slots together produces a 192-bit (24 DS0s) frame. A framing bit is added to the beginning of each frame to allow for detection of frame boundaries and the transport of additional maintenance information. This 193-bit frame, also referred to as a DS1 frame, is repeated every 125 s to yield the 1.544 Mbits/s T1 data rate. DS1 frames are bundled together to form superframes or extended superframes.
24-FRAME EXTENDED SUPERFRAME ESF = 3.0 ms
FRAME 1
FRAME 2
FRAME 3
FRAME 23
FRAME 24
FRAME 1
FRAME 2
FRAME 11
FRAME 12
F BIT
TIME SLOT 1
TIME SLOT 2
TIME SLOT 24
55
TIME SLOT 24
Figure 21. T1 Transparent Frame Structure In transparent framing mode 1, the receive framer is forced not to reframe on the receive line data. Other than bipolar violations and unframed AIS monitoring, there is no processing of the receive line data. The receive framer will insert the 193rd bit of the receive line data into bit 8 of time slot 1 of the transmit system data. In transparent framing mode 2, the receive framer functions normally on receive line data. All normal monitoring of receive line data is performed and data is passed to the transmit CHI as programmed. The receive framer will insert the extracted framing bit of the receive line data into bit 8 of time slot 1 of the transmit system data. The remaining bits in time slot 1 are set to 0.
56
A A
A B
1. Frame 1 is transmitted rst. 2. Following ANSI T1.403, the bits are numbered 02315. Bit 0 is transmitted rst. Bits in each DS0 time slot are numbered 1 through 8, and bit 1 of each DS0 is transmitted rst. 3. The remote alarm forces bit 2 of each time slot to a 0-state when enabled. The Japanese remote alarm forces framing bit 12 (bit number 2123) to a 1-state when enabled. 4. Signaling option none uses bit 8 for trafc data. 5. Frames 6 and 12 contain the robbed-bit signaling information in bit 8 of each voice channel, when enabled.
The receive framer uses both the FT and FS framing bits during its frame alignment procedure.
57
t8 TFDLCK t8: TFDLCK CYCLE = 125 s (DDS) 250 s (ALL OTHER MODES) t9 t9
TFDL
t10
RFDLCK
t11 RFDL
5-3910(F).cr.1
Figure 22. T7633 Facility Data Link Access Timing of the Transmit and Receive Framer Sections SLC-96 Frame Format SLC-96 superframe format consists of 12 DS1 frames similar to D4. The FT pattern is exactly the same as D4. The FS pattern uses that same structure as D4 but also incorporates a 24-bit data link word as shown below.
SLC-96 24-bit DATA LINK WORD
Fs =
. . . 000111000111D1DDDDDDDDDDDDDDDDDDDDDDD24000111000111DDD . . .
FRAME N 1 FRAME FRAME N N+1 FRAME N+2 FRAME N+3 FRAME N+4 FRAME N+5 FRAME FRAME FRAME N+6 N+7 N+8
58
59
Internal SLC-96 Stack Source. Optionally, a SLC-96 FDL stack may be used to insert and correspondingly extract the FDL information in the SLC-96 frame format. The transmit SLC-96 FDL bits are sourced from the transmit framer SLC-96 FDL stack. The SLC-96 FDL stack (see FRM_PR31FRM_PR35) consists of ve 8-bit registers that contain the SLC-96 FS and D-bit information as shown in Table 23. The transmit stack data is transmitted to the line when the stack enable mode is active in the parameter registers FRM_PR21 bit 6 = 1 and FRM_PR29 bit 5bit 7 = x10 (binary). The receive SLC-96 stack data is received when the receive framer is in the superframe alignment state. In the SLC-96 mode, while in the loss of superframe alignment (LSFA) state, updating of the receive framer SLC-96 stack is halted and neither the receive stack interrupt nor receive stack ag are asserted. Table 23. Transmit and Receive SLC-96 Stack Structure Register Number 1 (LSR) 2 3 4 5 Bit 7 (MSB) 0 0 C1 C9 M3 Bit 6 0 0 C2 C10 A1 Bit 5 0 0 C3 C11 A2 Bit 4 0 0 Bit 3 0 0 Bit 2 1 1 Bit 1 1 1 C7 M1 S4 Bit 0 (LSB) 1 1 C8 M2 SPB4 = 1
Bit 5bit 0 of the rst 2 bytes of the SLC-96 FDL stack in Table 23 are transmitted to the line as the SLC-96 FS sequence. Bit 7 of the third stack register is transmitted as the C1 bit of the SLC-96 D sequence. The spoiler bits (SPB1, SPB2, SPB3, and SPB4) are taken directly from the transmit stack. The protocol for accessing the SLC-96 stack information for the transmit and receive framer is described below. The transmit SLC-96 stack must be written with valid data when transmitting stack data. The device indicates that it is ready for an update of its transmit stack by setting register FRM_SR4 bit 5 (SLC-96 transmit FDL stack ready) high. At this time, the system has about 9 ms to update the stack. Data written to the stack during this interval will be transmitted during the next SLC-96 superframe D-bit interval. By reading bit 5 in register SR4, the system clears this bit so that it can indicate the next time the transmit stack is ready. If the transmit stack is not updated, then the content of the stack is retransmitted to the line. The start of the SLC-96 36-frame FS interval of the transmit framer is a function of the rst 2 bytes of the SLC-96 transmit stack registers. These bytes must be programmed as shown in Table 23. Programming any other state into these two registers disables the proper transmission of the SLC-96 D bits. Once programmed correctly, the transmit SLC-96 D-bit stack is transmitted synchronous to the transmit SLC-96 superframe structure. On the receive side, the device indicates that it has received data in the receive FDL stack (registers FRM_SR54 FRM_SR58) by setting bit 4 in register FRM_SR4 (SLC-96 receive FDL stack ready) high. The system then has about 9 ms to read the content of the stack before it is updated again (old data lost). By reading bit 4 in register FRM_SR4, the system clears this bit so that it can indicate the next time the receive stack is ready. As explained above, the SLC-96 receive stack is not updated when superframe alignment is lost. 60 Lucent Technologies Inc.
1. Frame 1 is transmitted rst. 2. The remote alarm is a repeated 1111111100000000 pattern in the DL when enabled. 3. Following ANSI T1.403, the bits are numbered 04361. Bit 0 is transmitted rst. Bits in each DS0 time slot are numbered 1 through 8, and bit 1 of each DS0 is transmitted rst. 4. The C1 to C6 bits are the cyclic redundancy check-6 (CRC-6) checksum bits calculated over the previous extended superframe. 5. Signaling option none uses bit 8 for trafc data. 6. Frames 6, 12, 18, and 24 contain the robbed-bit signaling information in bit 8 of each voice channel, when enabled.
The ESF format allows for in-service error detection and diagnostics on T1 circuits. ESF format consist of 24 framing bits: 6 for framing synchronization (2 kbits/s); 6 for error detection (2 kbits/s); and 12 for in-service monitoring and diagnostics (4 kbits/s).
61
The check bits, c1 through c6, contained in ESF(n + 1) will always be those associated with the contents of ESF(n), the immediately preceding ESF. When there is no ESF immediately preceding, the check bits may be assigned any value. For the purpose of CRC-6 calculation only, every F bit in ESF(n) is set to 1. ESF(n) is altered in no other way. The resulting 4632 bits of ESF(n) are used, in order of occurrence, to construct a polynomial in x such that the rst bit of ESF(n) is the coefcient of the term x4631 and the last bit of ESF(n) is the coefcient of the term x0. The polynomial is multiplied by the factor x6, and the result is divided, modulo 2, by the generator polynomial x6 + x + 1. The coefcients of the remainder polynomial are used, in order of occurrence, as the ordered set of check bits, c1 through c6, that are transmitted in ESF(n + 1). The ordering is such that the coefcient of the term x5 in the remainder polynomial is check bit c1 and the coefcient of the term x0 in the remainder polynomial is check bit c6.
s s
The ESF remote frame alarm consists of a repeated eight 1s followed by eight 0s transmitted in the data link position of the framing bits.
The receive framer indicates the loss of frame and superframe conditions by setting the LFA and LSFA bits (FRM_SR1 bit 0 and bit 1), respectively, in the status registers for the duration of the conditions. The local system may give indication of its LFA state to the remote end by transmitting a remote frame alarm (RFA). In addition, in the LFA state, the system may transmit an alarm indication signal (AIS) to the system interface.
62
ESF
63
B A B PAYLOAD DATA A A A A
The robbed-bit signaling format for each of the 24 T1 transmit channels is programmed on a per-channel basis by setting the F and G bits in the transmit signaling direction. SLC-96 9-State Signaling SLC-96 9-state signaling state is enabled by setting both the F and G bits in the signaling registers to the 0 state, setting the SLC-96 signaling control register FRM_PR43 bit 3 to 1, and setting register FRM_PR44 bit 0 to 0.Table 28 shows the state of the transmitted signaling bits to the line as a function of the A, B, C and D bit settings in the transmit signaling registers. In Table 28 below, X indicates either a 1 or a 0 state, and T indicates a toggle, transition from either 0 to 1 or 1 to 0, of the transmitted signaling bit. In the line receive direction, this signaling mode functions identically to the preceding transmit path description. Table 28. SLC-96 9-State Signaling Format Transmit Signaling Register Settings SLC-96 Signaling States State 1 State 2 State 3 State 4 State 5 State 6 State 7 State 8 State 9 A 0 0 0 0 0 0 1 1 1 B 0 0 1 0 0 1 0 0 1 C 0 0 0 1 1 1 X X X D 0 1 X 0 1 X 0 1 X Transmit to the Line Signal Bits A = f(A,C) 0 0 0 T T T 1 1 1 B = f(B,D) 0 T 1 0 T 1 0 T 1
64
65
A1 B1 C1 D1 A16 B16 C16 D16 C1 0 0 1 C2 0 0 1 C3 0 1 1 C4 0 0 1 C1 0 1 1 C2 0 1 1 C3 0 E 1 C4 0 E 1 0 A 0 A 0 A 0 A 0 A 0 A 0 A 0 A 1 1 0 1 1 SA4 SA5 SA6 SA7 SA8 1 1 0 1 1 SA4 SA5 SA6 SA7 SA8 1 1 0 1 1 SA4 SA5 SA6 SA7 SA8 1 1 0 1 1 SA4 SA5 SA6 SA7 SA8 1 1 0 1 1 SA4 SA5 SA6 SA7 SA8 1 1 0 1 1 SA4 SA5 SA6 SA7 SA8 1 1 0 1 1 SA4 SA5 SA6 SA7 SA8 1 1 0 1 1 SA4 SA5 SA6 SA7 SA8 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 1 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 TIME SLOT 31 A2 B2 C2 D2 A17 B17 C17 D17 A3 B3 C3 D3 A18 B18 C18 D18 A4 B4 C4 D4 A19 B19 C19 D19 A5 B5 C5 D5 A20 B20 C20 D20 A6 B6 C6 D6 A21 B21 C21 D21 A7 B7 C7 D7 A22 B22 C22 D22 A8 B8 C8 D8 A23 B23 C23 D23 A9 B9 C9 D9 A24 B24 C24 D24 A10 B10 C10 D10 A25 B25 C25 D25 A11 B11 C11 D11 A26 B26 C26 D26 A12 B12 C12 D12 A27 B27 C27 D27 A13 B13 C13 D13 A28 B28 C28 D28 FRAME 15 OF CRC-4 MULTIFRAME A14 B14 C14 D14 A29 B29 C29 D29 A15 B15 C15 D15 A30 B30 C30 D30 CHANNEL ASSOCIATED SIGNALING MULTIFRAME IN TIME SLOT 16
CHANNEL NUMBERS REFER TO TELEPHONE CHANNEL NUMBERS. TIME SLOTS 1 TO 15 AND 17 TO 31 ARE ASSIGNED TO TELEPHONE CHANNELS NUMBERED FROM 1 TO 30.
Si 0 0
TIME SLOT 1
TIME SLOT 31
TIME SLOT 1
TIME SLOT 31
TIME SLOT 0
TIME SLOT 1
TIME SLOT 16
TIME SLOT 31
1 2 3 4 5 6 7 8
Figure 23. ITU 2.048 Basic Frame, CRC-4 Multiframe, and Channel Associated Signaling Multiframe Structures
66
The function of each bit in Table 30 is described below: 1. The Si bits are reserved for international use. A specic use for these bits is described in Table 31, ITU CRC-4 Multiframe Structure, on page 70. If no use is realized, these bits should be xed at 1 on digital paths crossing an international border. 2. Bit 2 of the NOT FAS frames is xed to 1 to assist in avoiding simulations of the frame alignment signal. 3. Bit 3 of the NOT FAS is the remote alarm indication (A bit). In undisturbed operation, this bit is set to 0; in alarm condition, set to 1. 4. Bits 48 of the NOT FAS (Sa4Sa8) may be recommended by ITU for use in specic point-to-point applications. Bit Sa4 may be used as a message-based data link for operations, maintenance, and performance monitoring. If the data link is accessed at intermediate points with consequent alterations to the Sa4 bit, the CRC-4 bits must be updated to retain the correct end-to-end path termination functions associated with the CRC-4 procedure. The receive framer does not implement the CRC-4 modifying algorithm described in ITU Rec. G.706 Annex C. Bits Sa4Sa8, where these are not used, should be set to 1 on links crossing an international border. 5. MSB = most signicant bit and is transmitted rst. 6. LSB = least signicant bit and is transmitted last.
67
Figure 24. CEPT Transparent Frame Structure In transparent framing mode 1, the receive framer is forced not to reframe on the receive line data. Other than bipolar violations and unframed AIS monitoring, there is no processing of the receive line data. The entire receive line payload is transmitted unmodied to the CHI. In transparent framing mode 2, the receive framer functions normally on the receive line data. All normal monitoring of receive line data is performed and data is transmitted to the CHI as programmed.
68
Multiframe II
Notes: C1 to C4 = cyclic redundancy check-4 (CRC-4) bits. E = CRC-4 error indication bits. Sa4 to Sa8 = spare bits. A = remote frame alarm (RFA) bit (active-high); referred to as the A bit.
The CRC-4 multiframe consists of 16 frames numbered 0 to 15 and is divided into two eight-frame submultiframes (SMF), designated SMF-I and SMF-II that signies their respective order of occurrence within the CRC-4 multiframe structure. The SMF is the CRC-4 block size (2048 bits). In those frames containing the frame alignment signal (FAS), bit 1 is used to transmit the CRC-4 bits. There are four CRC-4 bits, designated C1, C2, C3, and C4 in each SMF. In those frames not containing the frame alignment signal (NOT FAS), bit 1 is used to transmit the 6-bit CRC-4 multiframe alignment signal and two CRC-4 error indication bits (E). The multiframe alignment signal is dened in ITU Rec. G.704 Section 2.3.3.4, as 001011. Transmitted E bits should be set to 0 until both basic frame and CRC-4 multiframe alignment are established. Thereafter, the E bits should be used to indicate received errored submultiframes by setting the binary state of one E bit from 1 to 0 for each errored submultiframe. The received E bits will always be taken into account, by the receive E-bit processor1, even when the SMF that contains them is found to be errored. In the case where there exists equipment that does not use the E bits, the state of the E bits should be set to a binary 1 state.
1. The receive E-bit processor will halt the monitoring of the received E bit during the loss of CRC-4 multiframe alignment.
70
71
72
NO
YES IN PRIMARY BFA: ENABLE TRAFFIC TO THE SYSTEM TRANSMIT A = 0 AND OPTIONALLY E = 0 TO THE LINE START 8 ms AND 100 ms TIMERS ENABLE PRIMARY BFA LOSS CHECKING PROCESS YES CRC-4 MFA SEARCH (ITU REC. G.706, SECTION 4.2 - NOTE 2) NO PARALLEL BFA SEARCH GOOD?
YES YES CAN CRC-4 MFA BE FOUND IN 8 ms? NO IS INTERNAL 100 ms TRX = 1 ? NO
YES ASSUME CRC-4 MULTIFRAME ALIGNMENT: CONFIRM PRIMARY BFA ASSOCIATED WITH CRC-4 MFA ADJUST PRIMARY BFA IF NECESSARY SET 100 ms TIMER EXPIRATION STATUS BIT TO THE 1 STATE: SET INTERNAL 100 ms TIMER EXPIRATION STATUS BIT TO 1: OPTIONALLY TRANSMIT A BIT = 1 TO THE LINE INTERFACE FOR THE DURATION OF LTS0MFA = 1 OPTIONALLY TRANSMIT AIS TO THE SYSTEM INTERFACE FOR THE DURATION OF LTS0MFA = 1 OPTIONALLY TRANSMIT E BIT = 0 TO THE LINE INTERFACE FOR THE DURATION OF LTSOMFA = 1
SET INTERNAL 100 ms TIMER EXPIRATION STATUS BIT TO 0: IF TRANSMITTING A BIT = 1 TO THE LINE INTERFACE, TRANSMIT A BIT = 0 IF TRANSMITTING AIS TO THE SYSTEM INTERFACE, ENABLE DATA TRANSMISSION TO THE SYSTEM INTERFACE IF TRANSMITTING E = 0 TO THE LINE INTERFACE, TRANSMIT E BIT = 1
START CRC-4 PERFORMANCE MONITORING: SET E BITS ACCORDING TO ITU REC. G.704, SECTION 2.3.3.4
YES
NO
CONTINUE CRC-4 PERFORMANCE MONITORING: SET E BITS ACCORDING TO ITU REC. G.704, SECTION 2.3.3.4
5-3909(F).er.2
Figure 25. Receive CRC-4 Multiframe Search Algorithm Using the 100 ms Internal Timer
73
74
NO
YES IN PRIMARY BFA: ENABLE TRAFFIC NOT TRANSMITTING AIS TO THE SYSTEM TRANSMIT A = 0 AND OPTIONALLY E = 0 TO THE LINE START 400 ms TIMER ENABLE PRIMARY BFA LOSS CHECKING PROCESS YES CRC-4 MFA SEARCH (ITU REC. G.706, SECTION 4.2) NO PARALLEL BFA SEARCH ?
YES ASSUME CRC-4-TO-CRC-4 INTERWORKING: CONFIRM PRIMARY BFA ASSOCIATED WITH CRC-4 MFA ADJUST PRIMARY BFA IF NECESSARY KEEP A = 0 IN OUTGOING CRC-4 DATA ASSUME CRC-4-TO-NON-CRC-4 INTERWORKING: CONFIRM PRIMARY BFA TRANSMIT A BIT = 0 TO THE LINE INTERFACE TRANSMIT E BIT = 0 TO THE LINE INTERFACE STOP INCOMING CRC-4 PROCESSING INDICATE NO CRC-4 MFA
START CRC-4 PERFORMANCE MONITORING: SET E BITS ACCORDING TO ITU REC. G.704, SECTION 2.3.3.4
YES
NO
CONTINUE CRC-4 PERFORMANCE MONITORING: SET E BITS ACCORDING TO ITU REC. G.704, SECTION 2.3.3.4
5-3909(F).fr.3
Figure 26. Receive CRC-4 Multiframe Search Algorithm for Automatic, CRC-4/Non-CRC-4 Equipment Interworking as Dened by ITU (From ITU Rec. G.706, Annex B.2.2 - 1991)
75
Channel Associated Signaling (CAS) The channel associated signaling (CAS) mode utilizes time slot 16 of the FAS and NOT FAS frames. The CAS format is a multiframe consisting of 16 frames where frame 0 of the multiframe contains the multiframe alignment pattern of four zeros in bits 1 through 4. Table 32 illustrates the CAS multiframe of time slot 16. The T7633 can be programmed to force the transmitted line CAS multiframe alignment pattern to be transmitted in the FAS frame by selecting the PCS0 option or in the NOT FAS frame by selecting the PCS1 option. Alignment of the transmitted line CAS multiframe to the CRC-4 multiframe is arbitrary. Table 32. ITU CEPT Time Slot 16 Channel Associated Signaling Multiframe Structure Frame Number 0 1 2 3 4 5 6 Time Slot 16 Channel Associated Signaling Multiframe 7 8 9 10 11 12 13 14 15 Bit 1 0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 A12 A13 A14 A15 2 0 B1 B2 B3 B4 B5 B6 B7 B8 B9 B10 B11 B12 B13 B14 B15 3 0 C1 C2 C3 C4 C5 C6 C7 C8 C9 C10 C11 C12 C13 C14 C15 4 0 D1 D2 D3 D4 D5 D6 D7 D8 D9 D10 D11 D12 D13 D14 D15 5 X0 A16 A17 A18 A19 A20 A21 A22 A23 A24 A25 A26 A27 A28 A29 A30 6 YM B16 B17 B18 B19 B20 B21 B22 B23 B24 B25 B26 B27 B28 B29 B30 7 X1 C16 C17 C18 C19 C20 C21 C22 C23 C24 C25 C26 C27 C28 C29 C30 8 X2 D16 D17 D18 D19 D20 D21 D22 D23 D24 D25 D26 D27 D28 D29 D30
Notes: Frame 0 bits 14 dene the time slot 16 multiframe alignment. X0X2 = time slot 16 spare bits dened in FRM_PR41 bit 0bit 2. YM = yellow alarm, time slot 16 remote multiframe alarm (RMA) bit (1 = alarm condition).
Common Channel Signaling (T7230A Mode) (CCS) In the common channel signaling mode, selected if FRM_PR44 bit 4 = 1, data contained in the transmit signaling registers, FRM_TSR0FRM_TSR31, is written transparently into time slot 16 of the transmit line bit stream. The received signaling data from time slot 16 is stored transparently in receive signaling registers FRM_RSR0 FRM_RSR31. 76 Lucent Technologies Inc.
Notes: Si = time slot 0 control bits. If programmed for CRC-4 mode, then these bits contain the CRC-4 multiframe pattern, checksum, and E-bit information. Ei = IRSM per-channel control bits. X0X2 = time slot 16 spare bits dened in FRM_PR41 bit 0bit 2. AiDi = time slot 16 channel associated signaling bits. YM = yellow alarm, time slot 16 remote multiframe alarm (RMA) bit (1 = alarm condition).
77
78
79
80
t9
t9
TFDL
t10
RFDLCK
t11 RFDL
5-3910(F).dr.1
Figure 27. Facility Data Link Access Timing of the Transmit and Receive Framer Sections in the CEPT Mode
81
The most signicant bit of the rst byte is transmitted to the line in frame 1 of a double CRC-4 multiframe. The least signicant bit of the second byte is transmitted to the line in frame 31 of the double CRC-4 multiframe. The protocol for accessing the Sa Stack information for the transmit and receive Sa4 to Sa8 bits is shown in Figure 28 and described briey below. The device indicates that it is ready for an update of its transmit stack by setting register FRM_SR4 bit 7 (CEPT transmit Sa stack ready) high. At this time, the system has about 4 ms to update the stack. Data written to the stack during this interval will be transmitted during the next double CRC-4 multiframe. By reading register FRM_SR4 bit 7, the system clears this bit so that it can indicate the next time the transmit stack is ready. If the transmit stack is not updated, then the content of the stack is retransmitted to the line. The 32-frame interval of the transmit framer in the Non-CRC-4 mode is arbitrary. Enabling transmit CRC-4 mode forces the updating of the internal transmit stack at the end of the 32-frame CRC-4 double multiframe; the transmit Sa stack is then transmitted synchronous to the transmit CRC-4 multiframe structure. On the receive side, the T7633 indicates that it has received data in the receive Sa stack, register FRM_SR54 FRM_SR63, by setting register FRM_SR4 bit 6 (CEPT receive Sa stack ready) high. The system then has about 4 ms to read the contents of the stack before it is updated again (old data lost). By reading register FRM_SR4 bit 6, the system clears this bit so that it can indicate the next time the receive stack is ready. The receive framer always updates the content of the receive stack so unread data will be overwritten. The last 16 valid Sa4 to Sa8 bits are always stored in the receive Sa stack on a double-multiframe boundary. The 32-frame interval of the receive framer in the non-CRC-4 mode is arbitrary. Enabling the receive CRC-4 mode forces updating of the receive Sa stack at the end of the 32-frame CRC-4 double multiframe. The receive Sa stack is received synchronous to the CRC-4 multiframe structure.
82
START OF CRC-4 DOUBLE MULTIFRAME: BASIC FRAME ALIGNMENT FOUND, OR, CRC-4 MULTIFRAME ALIGNMENT FOUND. SYSTEM ACCESS Sa STACK INTERVAL 1-FRAME INTERVAL 1 FRAME 31 FRAMES CRC-4 DOUBLE MULTIFRAME (DMF): 32 FRAMES START FRAME 1 OF 32 IN DMF. 31 FRAMES CRC-4 DOUBLE MULTIFRAME: 32 FRAMES
SYSTEM ACCESS IS DISABLED DURING THIS INTERVAL: 1) THE INTERNAL TRANSMIT Sa STACK IS UPDATED FROM THE FRAMER UNITS 10-byte TRANSMIT STACK CONTROL REGISTERS DURING THIS 1-FRAME INTERVAL. 2) ACCESS TO THE STACK CONTROL REGISTERS IS DISABLED DURING THIS 1-FRAME INTERVAL. 3) ONCE LOADED, THE INFORMATION IN THE INTERNAL TRANSMIT Sa STACK IS TRANSMITTED TO THE LINE DURING THE NEXT CRC-4 DOUBLE MULTIFRAME, ALIGNED TO THE CRC-4 MULTIFRAME. 4) IF THE TRANSMIT Sa STACK IS NOT UPDATED, THEN THE CONTENT OF THE TRANSMIT Sa STACKS IS RETRANSMITTED TO THE LINE. 5) THE SYSTEM READ-ONLY RECEIVE STACK IS UPDATED FROM THE INTERNAL RECEIVE STACK INFORMATION REGISTERS. 6) IN NON-CRC-4 MODE, THE RECEIVE Sa STACK EXTRACTING CIRCUITRY ASSUMES AN ARBITRARY DOUBLE 16-FRAME MULTIFRAME STRUCTURE (32 FRAMES), AND DATA IS EXTRACTED ONLY IN THE FRAME ALIGNED STATE. 7) IN CRC-4 MODE, THE RECEIVE Sa STACK INFORMATION IS ALIGNED TO A CRC-4 DOUBLE MULTIFRAME STRUCTURE (32 FRAMES), AND THE DATA IS EXTRACTED ONLY IN CRC-4 MULTIFRAME ALIGNED STATE.
5-3911(F).c
83
84
Signaling Access
Signaling information can be accessed by three different methods: transparently through the CHI, via the control registers, or via the CHI associated signaling mode.
Transparent Signaling
This mode is enabled by setting register FRM_PR44 bit 0 to 1. Data at the received RCHIDATA interface passes through the framer undisturbed. The framer generates an arbitrary signaling multiframe in the transmit and receive directions to facilitate the access of signaling information at the system interface.
85
* X indicates bits that are undened by the framer. The identical sense of the received system P bit in the transmitted signaling data is echoed back to the system in the received signaling information.
The DS1 framing formats require rate adaptation from the line-interface 1.544 Mbits/s bit stream to the systeminterface 4.096 Mbits/s bit stream. The rate adaptation results in the need for stuffed time slots on the system interface. Table 36 illustrates the ASM format for T1 stuffed channels used by the T7633. The stuffed data byte contains the programmable idle code in register FRM_PR23 (default = 7F (hex)), while the signaling byte is ignored. Table 36. Associated Signaling Mode CHI 2-Byte Time-Slot Format for Stuffed Channels ASM CHI Time Slot 0 1 PAYLOAD DATA 1 1 1 1 1 1 SIGNALING INFORMATION* X X X X X X X X
* In the CEPT IRSM format, this bit position contains the per-channel E0-31 control information. In all other formats, this bit is ignored. In the CEPT formats, these bits are undened. The P bit is the parity-sense bit calculated over the 8 data bits, the ABCD (and E) bits, and the P bit. The identical sense of the received system P bit in the transmitted signaling data is echoed back to the system in the received signaling information.
86
RFRMDATA
BIT 8
BIT 0
5-6290(F)r.5
Figure 29. Timing Specication for RFRMCK, RFRMDATA, and RFS in DS1 Mode
TS1
TS2
TS24
TS1
5-6292(F)r.6
Figure 30. Timing Specication for TFS, TLCK, and TPD in DS1 Mode
87
RFRMDATA
BIT 8
BIT 0
TIME SLOT 31
DATA VALID
5-6294(F)r.5
Figure 31. Timing Specication for RFRMCK, RFRMDATA, and RFS in CEPT Mode
RFRMDATA TS0 OF THE FRAME AFTER THE FRAME CONTAINING THE SIGNALING MULTIFRAME PATTERN (0000) TS0 OF THE FRAME AFTER THE FRAME CONTAINING THE SIGNALING MULTIFRAME PATTERN (0000)
5-6295(F)r.7
Figure 32. Timing Specication for RFRMCK, RFRMDATA, RFS, and RSSFS in CEPT Mode
88
RFS 2 ms RCRCMFS
TS0 OF FRAME X
TS0 OF FRAME X + 1
5-6297(F)r.5
Figure 34. Timing Specication for TFS, TLCK, and TPD in CEPT Mode
89
TPD (SINGLE RAIL) TS0 OF THE FRAME CONTAINING THE SIGNALING MULTIFRAME PATTERN (0000)
5-6298(F)r.5
Figure 35. Timing Specication for TFS, TLCK, TPD, and TSSFS in CEPT Mode
TLCK
TFS 1 ms TCRCMFS 1 ms
TPD (SINGLE RAIL) TS0 OF FRAME #0 OF MULTIFRAME TS0 OF FRAME #8 OF MULTIFRAME TS0 OF FRAME #0 OF MULTIFRAME
5-6299(F)r.5
Figure 36. Timing Specication for TFS, TLCK, TPD, and TCRCMFS in CEPT Mode
90
RLCK1
Alarm Denition
The receive framer monitors the receive line data for alarm conditions and errored events, and then presents this information to the system through the microprocessor interface status registers. The transmit framer, to a lesser degree, monitors the receive system data and presents the information to the system through the microprocessor interface status registers. Updating of the status registers is controlled by the receive line clock signal. When the receive loss of clock monitor determines that the receive line clock signal is lost, the system clock is used to clock the status registers and all status information should be considered corrupted. Although the precise method of detecting or generating alarm and error signals differs between framing modes, the functions are essentially the same. The alarm conditions monitored on the received line interface are: 1. Red alarm or the loss of frame alignment indication (FRM_SR1 bit 0). The red alarm indicates that the receive frame alignment for the line has been lost and the data cannot be properly extracted. The red alarm is indicated by the loss of frame condition for the various framing formats as dened in Table 38.
91
CEPT
2. Yellow alarm or the remote frame alarm (FRM_SR1 bit 0). This alarm is an indication that the line remote end is in a loss of frame alignment state. Indication of remote frame alarm (commonly referred to as a yellow alarm) as for the different framing formats is shown in Table 39. Table 39. Remote Frame Alarm Conditions Framing Format Superframe: D4 Superframe: D4-Japanese Superframe: DDS Extended Superframe (ESF) CEPT: Basic Frame CEPT: Signaling Multiframe Remote Frame Alarm Format Bit 2 of all time slots in the 0 state. The twelfth (12th) framing bit in the 1 state in two out of three consecutive superframes. Bit 6 of time slot 24 in the 0 state. An alternating pattern of eight 1s followed by eight 0s in the ESF data link. Bit 3 of the NOT FAS frame in the 1 state in three consecutive frames. Bit 6 of the time slot 16 signaling frame in the 1 state.
3. Blue alarm or the alarm indication signal (AIS). The alarm indication signal (AIS), sometimes referred to as the blue alarm, is an indication that the remote end is out-of-service. Detection of an incoming alarm indication signal is dened in Table 40.
92
CEPT ITU
4. The SLIP condition (FRM_SR3 bit 6 and bit 7). SLIP is dened as the state in which the receive elastic store buffers write address pointer from the receive framer and the read address pointer from the transmit concentration highway interface are equal1. The negative slip (Slip-N) alarm indicates that the receive line clock (RLCK) - transmit CHI clock (TCHICK) monitoring circuit detects a state of overow caused by RLCK and TCHICK being out of phase-lock and the period of the received frame being less than that of the system frame. One system frame is deleted. B. The positive slip (Slip-P) alarm indicates the line clock (RLCK) - transmit CHI clock (TCHICK) monitoring circuit detects a state of underow caused by RLCK and TCHICK being out of phase-lock and the period of the received frame being greater than that of the system frame. One system frame is repeated. 5. The loss of framer receive clock (LOFRMRLCK, pins 2 and 38). In the framer mode, FRAMER = 0 (pin 41/141), LOFRMRLCK alarm is asserted high when an interval of 250 s has expired with no transition of RLCK (pin 135/47) detected. The alarm is disabled on the rst transition of RLCK. In the terminator mode, FRAMER = 1 (pin 41/141), LOFRMRLCK is asserted high when SYSCK (pin 3/35) does not toggle for 250 s. The alarm is disabled on the rst transition of SYSCK. 6. The loss of PLL clock (LOPLLCK, pins 39 and 143). LOPLLCK alarm is asserted high when an interval of 250 s has expired with no transition of PLLCK detected. The alarm is disabled 250 s after the rst transition of PLLCK. Timing for LOPLLCK is shown in Figure 38.
1. After a reset, the read and write pointers of the receive path elastic store will be set to a known state.
A.
RCHICK
5-6564(F)r.2
93
This alarm is disabled during loss of frame alignment (LFA) or loss of CRC-4 multiframe alignment (LTS0MFA).
1. See Table 41, Sa6 Bit Coding Recognized by the Receive Framer, on page 95, for the denition of this Sa6 pattern.
94
95
The reference points for receive CRC-4, E bit, and Sa6 decoding are illustrated in Figure 39.
V REFERENCE POINT ET
E BIT = 0
E BIT = 0
Sa6 CRC-4 ERRORS DETECTED FROM NT1 REMOTE, THEN SET Sa6 = 001X E = 0 DETECTED FROM NT1 REMOTE, THEN SET Sa6 = 00X1 CRC-4 ERRORS AT THE NT1 E BIT = 0, ERROR EVENT DETECTED AT THE NT1 REMOTE COUNT: 1) CRC ERRORS, 2) E = 0, 3) Sa6 = 001X, AND 4) Sa6 = 00X1
5-3913(F)r.8
Figure 39. The T and V Reference Points for a Typical CEPT E1 Application 12. CEPT auxiliary pattern alarm (AUXP) (FRM_SR1 bit 6). The received auxiliary alarm, register FRM_SR1 bit 6 (AUXP), is asserted when the receive framer is in the LFA state and has detected more than 253 10 (binary) patterns for 512 consecutive bits. In a 512-bit interval, only two 10 (binary) patterns are allowable for the alarm to be asserted and maintained. The 512-bit interval is a sliding window determined by the rst 10 (binary) pattern detected. This alarm is disabled when three or more 10 (binary) patterns are detected in 512 consecutive bits. The search for AUXP is synchronized with the rst alternating 10 (binary) pattern as shown in Table 43. Table 43. AUXP Synchronization and Clear Sychronization Process 00 10 sync 10 01 11 11 clear sync 00 00 0 10 sync 00 ... 10 ...
96
CRC Checksum ESF or CEPT with CRC Errors Excessive CRC ESF Errors CEPT with CRC Received CEPT with CRC-4 E bits = 0 Errored Second All Events
16 NONE 16 16
Any one of the relevant error conditions enabled in registers FRM_PR14FRM_PR18 within a one second interval DS1: non ESF Any framing bit errors within a one second interval DS1: ESF Any CRC-6 errors within a one second interval CEPT without CRC-4 Any framing errors within a one second interval CEPT with CRC-4 (ET1) Any CRC-4 errors within a one second interval CEPT with CRC-4 (ET1 Any E bit = 0 event within a one second interval remote) CEPT with CRC-4 (NT1) Any Sa6 = 001x (binary) code event within a one second interval CEPT with CRC-4 (NT1 Any Sa6 = 00x1 (binary) code event within a one remote) second interval
97
Greater than 1 but less than 8 framing bit errors within a one second interval DS1: ESF Greater than 1 but less than 320 CRC-6 errors within a one second interval CEPT without CRC-4 Greater than 1 but less than 16 framing bit errors within a one second interval CEPT with CRC-4 (ET1) Greater than 1 but less than 915 CRC-4 errors within a one second interval
CEPT with CRC-4 (ET1 Greater than 1 but less than 915 E bit = 0 events remote) within a one second interval CEPT with CRC-4 (NT1) Greater than 1 but less than 915 Sa6=001x (binary) code events within a one second interval CEPT with CRC-4 (NT1 Greater than 1 but less than 915 Sa6=00x1 (binary) remote) code events within a one second interval Severely All Any one of the relevant error conditions enabled in Errored Secregisters FRM_PR14FRM_PR18 within a one second Events ond interval DS1: non ESF 8 or more framing bit errors within a one second interval DS1: ESF 320 or more CRC-6 errors within a one second interval CEPT with no CRC-4 16 or more framing bit errors within a one second interval CEPT with CRC-4 (ET1) 915 or more CRC-4 errors within a one second interval CEPT with CRC-4 (ET1 915 or more E bit = 0 events within a one second remote) interval CEPT with CRC-4 (NT1) 915 or more Sa6=001x (binary) code events within a one second interval CEPT with CRC-4 (NT1 915 or more Sa6=00x1 (binary) code events within a remote) one second interval Unavailable Sec- All A one second period in the unavailable state ond Events
16
16
The receive framer enters an unavailable state condition at the onset of ten consecutive severely errored second events. When in the unavailable state, the receive framer deasserts the unavailable state alarms at the onset of ten consecutive seconds which were not severely errored.
98
99
(1) LINE LOOPBACK TRANSMIT PROGRAMMABLE LINE IDLE CODE IN REGISTER FRM_PR22 IN OUTGOING LINE TS-X FRAMER LINE ES SYSTEM LOOPBACK TS-X LINE
(2) BOARD LOOPBACK TRANSMIT PROGRAMMABLE IDLE CODE IN REGISTER FRM_PR22 IN OUTGOING SYSTEM TS-X INSERT ONLY TIME SLOT X SYSTEM ES
TRANSMIT FRAMER
SYSTEM
TRANSMIT LINE TS-X IN SYSTEM TS-X AND SYSTEM TS-0 (5) CEPT NAILED-UP BROADCAST TRANSMISSION FRAMER LINE ES LOOPBACK TS-X IN TS-0
SYSTEM
101
A B
C XOR
D #1
D #2 D-TYPE FLIP-FLOPS
D #17
D #18
D #19
D #20
OR
5-3915(F).dr.1
Figure 41. 20-Stage Shift Register Used to Generate the Quasi-Random Signal 4. The pseudorandom test pattern, enabled by setting register FRM_PR20 bit 2 to 1, which consists of: A. A 215 1 pattern inserted in the entire payload (time slots 124 in DS1 and time slots 132 in CEPT), as described by ITU Rec. 0.151 and illustrated in Figure 42. B. Valid framing pattern. C. Valid transmit facility data link (TFDL) bit data. D. Valid CRC bits.
102
A B
D #1
D #2
D #3
D #13
D #14
XOR
D-TYPE FLIP-FLOPS
5-3915(F).er.1
Figure 42. 15-Stage Shift Register Used to Generate the Pseudorandom Signal 5. The idle code test pattern, enabled by setting register FRM_PR20 bit 6 to 1, which consists of: A. The programmable idle code, programmed through register FRM_PR22, in time slots 124 in DS1 and 031 in CEPT. B. Valid framing pattern. C. Valid transmit facility data link (TFDL) bit data. D. Valid CRC bits. Transmit Line Test PatternsUsing Register FRM_PR69 Framed or unframed patterns indicated in Table 46 may be generated and sent to the line by register FRM_PR69 and by setting register FRM_PR20 to 00 (hex). Selection of transmission of either a framed or unframed test pattern is made through FRM_PR69 bit 3. If one of the test patterns of register FRM_PR69 is enabled, a single bit error can be inserted into the transmitted test pattern by toggling register FRM_PR69 bit 1 from 0 to 1. Table 46. Register FRM_PR69 Test Patterns Register FRM_PR69 Bit 7 Bit 6 Bit 5 Bit 4 MARK (all ones AIS) 0 0 0 0 20 1 with zero suppression) 0 0 0 1 QRSS (2 51 0 0 1 0 2 6 1) 0 0 1 1 63 (2 0 1 0 0 511 (29 1) (V.52) 91 0 1 0 1 2 11 1) (O.151) 0 1 1 0 2047 (2 11 1 (reversed) 0 1 1 1 2 1 0 0 0 215 1 (O.151) 20 1 (V.57) 1 0 0 1 2 20 1 (CB113/CB114) 1 0 1 0 2 23 1 (O.151) 1 0 1 1 2 1:1 (alternating) 1 1 0 0 Pattern
103
104
DBLKSEL (register FRM_PR70 bit 2) is set to 0. The new pattern to be detected is selected by setting register FRM_PR70 bit 7bit 4 to the desired value. DBLKSEL (register FRM_PR70 bit 2) is set to 1.
105
Detection of the timer (100 ms or FRM_PR27 bit 3 = 1 400 ms) expiration due to loss of CEPT FRM_PR9 bit 7bit 0 = 0xxxx1x1 or multiframe alignment 0xxx1xx1 Detection of the CEPT RSa6 = 8 (hex) FRM_PR27 bit 4 = 1 code Detection of the CEPT RSa6 = C (hex) FRM_PR27 bit 5 = 1 code Transmit CEPT E Bit = 0 Detection of CEPT CRC-4 error RTS0LMFA FRM_PR28 bit 3 = 1 FRM_PR28 bit 4 = 1
Detection of the timer (100 ms or FRM_PR28 bit 5 = 1 400 ms) expiration due to loss of CEPT FRM_PR9 bit 7bit 0 = 0xxxx1x1 or multiframe alignment 0xxx1xx1 Transmit AIS to System RLFA FRM_PR19 bit 0 = 1 Detection of the timer (100 ms or FRM_PR19 bit 1 = 1 400 ms) expiration due to loss of CEPT FRM_PR9 bit 7bit 0 = 0xxxx1x1 or multiframe alignment 0xxx1xx1 Transmit CEPT Time Slot 16 Remote Multiframe Alarm to Line RTS16LMFA FRM_PR41 bit 4 = 1
Transmit CEPT AIS in Time Slot RTS16LMFA 16 to System Automatic Enabling of DS1 Line Line loopback on/off code Loopback On/Off Automatic Enabling of ESF FDL ESF line loopback on/off code Line Loopback On/Off Automatic Enabling of ESF FDL ESF payload loopback on/off code Payload Loopback On/Off
106
All
Transmits AIS to the system Transmit ABCD = 1111 to the system Suspend the updating of the receive signaling registers Transmit AIS in time slot 16 to the line
Transmit System Signaling AIS T1 (Squelch) CEPT Receive Signaling Inhibit Receive Framer Reframe Transmit Line Time Slot 16 Enable Loopback All All CEPT All
Enables system and line loopbacks See Loopback and Transmission Modes section on page 99. The framer and FDL are placed in FRM_PR26 bit 0 = 1 the reset state for four RCLK clock cycles. The framer parameter registers are forced to the default value. The framer and FDL are placed in FRM_PR26 bit 1 = 1 the reset state as long as this bit is set to 1. The framer parameter registers are not changed from their programmed values.
All
All
107
TFDL
t10
RFDLCK
t11 RFDL
5-3910(F).cr.1
Figure 43. T7633 Facility Data Link Access Timing of the Transmit and Receive Framer Sections In the ESF frame format, automatic assembly and transmission of the performance report message (PRM) as dened in both ANSI T1.403-1995 and Bellcores TR-TSY-000194 Issue 1, 1287 is managed by the receive framer and transmit FDL sections. The ANSI T1.403-1995 bit-oriented data link messages (BOM) can be transmitted by the transmit FDL section and recognized and stored by the receive FDL section.
108
RECEIVE FDL DATA EXTRACTER RFDL RFDLCK RFDL RECEIVE FACILITY DATA RECEIVE FACILITY DATA LINK HDLC
TRANSPARENT RFDLCK
ANSI T1.403-1995 BIT-ORIENTED DATA LINK MESSAGES MONITOR ONE 8-bit REGISTER IDENTIFYING THE ESF BIT-ORIENTED CODE
MICROPROCESSOR INTERFACE
5-4560(F).ar.1
Figure 44. Block Diagram for the Receive Facility Data Link Interface Receive ANSI T1.403 Bit-Oriented Messages (BOM) 1. The receive FDL monitor will detect any of the ANSI T1.403 ESF bit-oriented messages (BOMs) and generate an interrupt, enabled by register FDL_PR6 bit 7, upon detection. Register FDL_SR0 bit 7 (FRANSI) is set to 1 upon detection of a valid BOM and then cleared when read. 2. The received ESF FDL bit-oriented messages are received in the form 111111110X0X1X2X3X4X50 (the leftmost bit is received rst). The bits designated as X are the dened ANSI ESF FDL code bits. These code bits are written into the received ANSI FDL status register FDL_SR3 when the entire code is received. 3. The minimum number of times a valid code must be received before it is reported can be programmed from 1 to 10 using register FDL_PR0 bit 4bit 7.
109
Receive ANSI Performance Report Messages (PRM) As dened in ANSI T1.403, the performance report messages consist of 15 bytes, starting and ending with an HDLC ag. The receive framer status information consists of four pairs of octets, as shown in Table 51. Upon detection of the PRM message, the receive FDL extracts the 13 bytes of the PRM report eld and stores it in the receive FDL FIFO along with the status of frame byte. Table 51. Performance Report Message Structure* Octet PRM B7 PRM B6 PRM B5 PRM B4 PRM B3 PRM B2 PRM B1 PRM B0 Number 1 2 3 4 5 6 7 8 9 10 11 12 1314 15 Flag SAPI TEI Control U1 U2 G1 R U1 U2 G1 R U1 U2 G1 R U1 U2 G1 R FCS Flag C/R EA EA G6 Nl G6 Nl G6 Nl G6 Nl
G3 FE G3 FE G3 FE G3 FE
LV SE LV SE LV SE LV SE
G4 LB G4 LB G4 LB G4 LB
G5 G2 G5 G2 G5 G2 G5 G2
SL Nm SL Nm SL Nm SL Nm
* The rightmost bit (bit 1) is transmitted rst for all elds except for the 2 bytes of the FCS that are transmitted leftmost bit (bit 8) rst.
The denition of each PRM eld is shown in Table 52, and octet content is shown in Table 53.
110
G1 = 1 CRC Error Event = 1 G2 = 1 1 < CRC Error Event 5 G3 = 1 5 < CRC Error Event 10 G4 = 1 10 < CRC Error Event 100 G5 = 1 100 < CRC Error Event 319 G6 = 1 CRC Error Event 320 SE = 1 Severely Errored Framing Event 1 (FE will = 0) FE =1 Frame Synchronization Bit Error Event 1 (SE will = 0) LV = 1 Line Code Violation Event 1 SL = 1 Slip Event 1 LB = 1 Payload Loopback Activated U1, U2 = 0 Reserved R=0 Reserved (default value = 0) Nm, Nl = 00, One-Second Report Modulo 4 Counter 01, 10, 11 Table 53. Octet Contents and Denition Octet Number 1 2 3 4 5, 6 7, 8 9, 10 11, 12 13, 14 15 Octet Contents 01111110 00111000 00111010 00000001 00000011 Variable Variable Variable Variable Variable 01111110 Denition Opening LAPD Flag From CI: SAPI = 14, C/R = 0, EA = 0 From Carrier: SAPI = 14, C/R = 1, EA = 0 TEI = 0, EA = 1 Unacknowledged Frame Data for Latest Second (T) Data for Previous Second (T 1) Data for Earlier Second (T 2) Data for Earlier Second (T 3) CRC-16 Frame Check Sequence Closing LAPD Flag
111
Bit 7 of the SF status byte is the CRC status bit. A 1 indicates that an incorrect CRC was detected. A 0 indicates the CRC is correct. Bit 6 of the SF status byte is the abort status. A 1 indicates the frame associated with this status byte was aborted (i.e., the abort sequence was detected after an opening ag and before a subsequent closing ag). An abort can also cause bits 7 and/or 4 to be set to 1. An abort is not reported when a ag is followed by seven 1s. Bit 5 is the FIFO overrun bit. A 1 indicates that a receive FIFO overrun occurred (the 64-byte FIFO size was exceeded). Bit 4 is the FIFO bad byte count that indicates whether or not the bit count received was a multiple of eight (i.e., an integer number of bytes). A 1 indicates that the bit count received after 0-bit deletion was not a multiple of eight, and a 0 indicates that the bit count was a multiple of eight. When a non-byte-aligned frame is received, all bits received are present in the receive FIFO. The byte before the SF status byte contains less than eight valid data bits. The HDLC block provides no indication of how many of the bits in the byte are valid. User application programming controls processing of non-byte-aligned frames. Bit 3bit 0 of the SF status byte are not used and are set to 0. A good frame is implied when the SF status byte is 00 (hex). Receive FDL FIFO Whenever an SF byte is present in the receive FIFO, the end of frame registers FDL_SR0 bit 4 (FREOF) and FDL_SR2 bit 7 (FEOF) bits are set. The receiver queue status (register FDL_SR2 bit 0bit 6) bits report the number of bytes up to and including the rst SF byte. If no SF byte is present in the receive FIFO, the count directly reects the number of data bytes available to be read. Depending on the FDL frame size, it is possible for multiple frames to be present in the receive FIFO. The receive ll level indicator register FDL_PR6 bit 0bit 5 (FRIL) can be programmed to tailor the service time interval to the system. The receive FIFO full register FDL_SR0 bit 3 (FRF) interrupt is set in the interrupt status register when the receive FIFO reaches the preprogrammed full position. An FREOF interrupt is also issued when the receiver has identied the end of frame and has written the SF byte for that frame. An FDL overrun interrupt register FDL_SR0 bit 5 (FROVERUN) is generated when the receiver needs to write either status or data to the receive FIFO while the receive FIFO is full. An overrun condition will cause the last byte of the receive FIFO to be overwritten with an SF byte indicating the overrun status. A receive idle register FDL_SR0 bit 6 (FRIDL) interrupt is issued whenever 15 or more continuous 1s have been detected.
112
113
MICROPROCESSOR INTERFACE
RECEIVE FRAMER
TFDL
TFDLCK
TFDLCK
Figure 45. Block Diagram for the Transmit Facility Data Link Interface Transmit ANSI T1.403 Bit-Oriented Messages (BOM) When the ANSI BOM mode is enabled by setting register FDL_PR10 bit 7 to 1, the transmit FDL can send any of the ANSI T1.403 ESF bit-oriented messages automatically through the FDL bit in the frame. The transmit ESF FDL bit-oriented messages of the form 111111110X0X1X2X3X4X50 are taken from the transmit ANSI FDL parameter register FDL_PR10 bit 0bit 5. The ESF FDL bit-oriented messages will be repeated while register FDL_PR10 bit 7 (FTANSI) is set to 1.
114
HDLC Operation
HDLC operation is the default mode of operation. The transmitter accepts parallel data from the transmit FIFO, converts it to a serial bit stream, provides bit stufng as necessary, adds the CRC-16 and the opening and closing ags, and sends the framed serial bit stream to the transmit framer. HDLC frames on the serial link have the following format. Table 55. HDLC Frame Format Opening Flag 01111110 User Data Field 8 bits Frame Check Sequence (CRC) 16 bits Closing Flag 01111110
All bits between the opening ag and the CRC are considered user data bits. User data bits such as the address, control, and information elds for LAPB or LAPD frames are fetched from the transmit FIFO for transmission. The 16 bits preceding the closing ag are the frame check sequence, cyclic redundancy check (CRC), bits. Zero-Bit Insertion/Deletion (Bit Stufng/Destufng) The HDLC protocol recognizes three special bit patterns: ags, aborts, and idles. These patterns have the common characteristic of containing at least six consecutive 1s. A user data byte can contain one of these special patterns. Transmitter zero-bit stufng is done on user data and CRC elds of the frame to avoid transmitting one of these special patterns. Whenever ve 1s occur between ags, a 0 bit is automatically inserted after the fth 1, prior to transmission of the next bit. On the receive side, if ve successive 1s are detected followed by a 0, the 0 is assumed to have been inserted and is deleted (bit destufng).
115
Aborts An abort is indicated by the bit pattern of the sequence 01111111. A frame can be aborted by writing a 1 to register FDL_PR3 bit 6 (FTABT). This causes the last byte written to the transmit FIFO to be replaced with the abort sequence upon transmission. Once a byte is tagged by a write to FTABT, it cannot be cleared by subsequent writes to register FDL_PR3. FTABT has higher priority than FDL transmit frame complete (FTFC), but FTABT and FTFC should never be set to 1 simultaneously since this causes the transmitter to enter an invalid state requiring a transmitter reset to clear. A frame should not be aborted in the very rst byte following the opening ag. An easy way to avoid this situation is to rst write a dummy byte into the queue and then write the abort command to the queue. When receiving a frame, the receiver recognizes the abort sequence whenever it receives a 0 followed by seven consecutive 1s. The receive FDL unit will abort a frame whenever the receive framer detects a loss of frame alignment. This results in the abort bit, and possibly the bad byte count bit and/or bad CRC bits, being set in the status of frame status byte (see Table 54, Receive Status of Frame Byte, on page 112) which is appended to the receive data queue. All subsequent bytes are ignored until a valid opening ag is received. Idles In accordance with the HDLC protocol, the HDLC block recognizes 15 or more contiguous received 1s as idle. When the HDLC block receives 15 contiguous 1s, the receiver idle bit register FDL_SR0 bit 6 (RIDL) is set. For transmission, the 1s idle byte is dened as the binary pattern 11111111 (FF (hex)). If the FLAGS control bit in register FDL_PR0 bit 1 is 0, the 1s idle byte is sent as the time-ll byte between frames. A time-ll byte is sent when the transmit FIFO is empty and the transmitter has completed transmission of all previous frames. Frames are sent back-to-back otherwise.
116
117
Transparent Mode
The FDL HDLC block can be programmed to operate in the transparent mode by setting register FDL_PR9 bit 6 (FTRANS) to 1. In the transparent mode of operation, no HDLC processing is performed on user data. The transparent mode can be exited at any time by setting FDL_PR9 bit 6 (FTRANS) to 0. It is recommended that the transmitter be disabled when changing in and out of transparent mode. The transmitter should be reset by setting FDL_PR1 bit 5 (FTR) to 1 whenever the mode is changed. In the transmit direction, the FDL HDLC takes data from the transmit FIFO and transmits that data exactly bit-for-bit on the TFDL interface. Transmit data is octet-aligned to the rst TFDLCK after the transmitter has been enabled. The bits are transmitted least signicant bit rst. When there is no data in the transmit FIFO, the FDL HDLC either transmits all 1s, or transmits the programmed HDLC transmitter idle character (register FDL_PR5) if register FDL_PR9 bit 6 (FMATCH) is set to 1. To cause the transmit idle character to be sent rst, the character must be programmed before the transmitter is enabled. The transmitter empty interrupt, register FDL_SR0 bit 1 (FTEM), acts as in the HDLC mode. The transmitter-done interrupt, register FDL_SR0 bit 0 (FTDONE), is used to report an empty FDL transmit FIFO. The FTDONE interrupt thus provides a way to determine transmission end. Register FDL_SR0 bit 2 (FTUNDABT) interrupt is not active in the transparent mode. In the receive direction, the FDL HDLC block loads received data from the RFDL interface directly into the receive FIFO bit-for-bit. The data is assumed to be least signicant bit rst. If FMATCH register FDL_PR9 bit 6 is 0, the receiver begins loading data into the receive FIFO beginning with the rst RFDLCK detected after the receiver has been enabled. If the FMATCH bit is set to 1, the receiver does not begin loading data into the FIFO until the receiver match character has been detected. The search for the receiver match character is in a sliding window fashion if register FDL_PR9 bit 4 (FALOCT) bit is 0 (align to octet), or only on octet boundaries if FALOCT is set to 1. The octet boundary is aligned relative to the rst RFDLCK after the receiver has been enabled. The matched character and all subsequent bytes are placed in the receive FIFO. An FDL receiver reset, register FDL_PR1 bit 4 (FRR) = 1, causes the receiver to realign to the match character if FMATCH is set to 1.
118
119
XMIT FIFO
XMIT HDLC
TFDL TFDLCK
RCVR FIFO
RCVR HDLC
RFDLCK
120
XMIT HDLC FDL BLOCK TFDL XMIT FIFO XMIT HDLC FDL XMIT INTERFACE
TFDLCK
RFDLCK RCVR FIFO RCVR HDLC FDL RCVR INTERFACE RFDL RCVR HDLC FDL BLOCK
5-4563(F)r.1
121
122
PLLCK
DIV-PLLCK
PLLCK-EPLL
DIV-RCHICK
WRITE ADDRESS
SYSTEM DATA
RCHIFS RCHIDATA
SLIP MONITOR
WRITE ADDRESS
FACILITY DATA
READ ADDRESS
SYSTEM DATA
123
CEPT Modes
The framer maps the line time slots into the corresponding system time slot one-to-one. Framing time slot 0, the FAS and NFAS bytes, are placed in system time slot 0.
124
125
CHIMM
CHIDTS
TFE
RFE CDRS0CDRS1
CMS
TCE RCE
126
RTSE31RTSE0
THS31THS0
RHS31RHS0
TOFF2TOFF0
ROFF2ROFF0
TBYOFF6TBYOFF0
RBYOFF6RBYOFF0
127
RLBIT
ASM
STS0STS2
128
FRAME 2
TCHIDATA
FRAME 1
FRAME 2
RCHIDATA
FRAME 1
FRAME 2
RCHIDATA
FRAME 1
FRAME 2
5-5269(F).ar.2
* The position of the stuffed time is controlled by register FRM_PR43 bit 0bit 2.
Figure 49. Nominal Concentration Highway Interface Timing (for FRM_PR43 bit 0bit 2 = 100 (Binary))
129
CHIFS
FRAME 1
FRAME 2
TCHIDATA
TS0 8 bits
TS1
TS2
TS3
TS4
TS30
TS31
TS0
RCHIDATA
TS0
TS1
TS2
TS3
TS4
T30
TS31
TS0
HIGH IMPEDANCE
TS0
RCHIDATA
TS0
TS1
TS2
TS30
TS31
TS0
5-6454(F)r.3
130
CHIFS 4.096 Mbits/s CHI: TCHIDATA or RCHIDATA FRAME = 64 bytes: 32 DATA + 32 SIGNALING FRAME 1 FRAME 2
DATA AND SIGNALING BYTES ARE INTERLEAVED DATA 0 SIGNALING 0 DATA 31 SIGNALING 31 DATA 0
Figure 51. Associated Signaling Mode Concentration Highway Interface Timing CHI Timing with Associated Signaling Mode and CHIDTS Enabled Figure 52 illustrates the CHI frame timing in the associated signaling mode (register FRM_PR44 bit 2 (ASM) = 1) and CHIDTS enabled (registers FRM_PR65 bit 1 (TCHIDTS) = 1 and FRM_PR66 bit 1 (RCHIDTS) = 1).
8.192 Mbits/s CHI WITH ASM (ASSOCIATED SIGNALING MODE) ENABLED
TS0 TCHIDATA OR RCHIDATA TS1 TS31 TS0
DATA SIGNALING
* High-impedance state for TCHIDATA and not received (dont care) for RCHIDATA.
Figure 52. CHI Timing with ASM and CHIDTS Enabled Lucent Technologies Inc. 131
Table 59. Programming Values for TOFF[2:0] when CMS = 1 TFE 0 0 1 1 TCE 0 1 0 1 000 4 3 3 4 001 8 7 7 8 010 12 11 11 12 011 16 15 15 16 TOFF[2:0] 100 20 19 19 20 101 24 23 23 24 110 28 27 27 28 111 32 31 31 32 CEX (decimal)
Table 60. Programming Values for ROFF[2:0] when CMS = 1 RFE 0 0 1 1 RCE 0 1 0 1 000 6 5 5 6 001 10 9 9 10 010 14 13 13 14 011 18 17 17 18 ROFF[2:0] 100 22 21 21 22 101 26 25 25 26 110 30 29 29 30 111 34 33 33 34 CER (decimal)
132
CHICK
TCHIFS, RCHIFS
CEX = 3 TCHIDATA: TCE = 1 HIGH IMPEDANCE BIT 0, TS 0 CER = 4 RCHIDATA: RCE = 0 BIT 0, TS 0 BIT 1, TS 0 BIT 2, TS 0
5-2202(F).cr.1
BIT 1, TS 0
BIT 2, TS 0
Figure 53. TCHIDATA and RCHIDATA to CHICK Relationship with CMS = 0 (CEX = 3 and CER = 4, Respectively) Figure 54 shows an example of the relative timing of CHI 2.048 Mbits/s data with the following parameters: 1. CMS = 1, TFE,RFE = 0. 2. TCE = 1, TOFF[2:0] = 000, TBYOFF[6:0] = 0000000, TLBIT = 0, 3. RCE = 0, ROFF[2:0] = 000, RBYOFF[6:0] = 0000000, RLBIT = 0.
CHIFS IS SAMPLED ON THIS EDGE: FE = 0 1 2 3 4 5 6 7 8
CHICK
TCHIFS, RCHIFS
CEX = 3 TCHIDATA: TCE = 1 HIGH IMPEDANCE BIT 0, TS 0 CER = 6 RCHIDATA: RCE = 0 BIT 0, TS 0 BIT 1, TS 0
5-2203(F).cr.1
BIT 1, TS 0
Figure 54. CHI TCHIDATA and RCHIDATA to CHICK Relationship with CMS = 1 (CEX = 3 and CER = 6, Respectively) Lucent Technologies Inc. 133
RCHICLK t14S t14H t14S: RCHIFS SETUP = 30 ns min t14H: RCHIFS HOLD = 45 ns min RCHIFS t15S RCHIDATA t15S: RCHIDATA HOLD = 25 ns min
5-3916(F).cr.1
TCHICLK t14S t14H t14S: TCHIFS SETUP = 35 ns min t14H: TCHIFS HOLD = 45 ns min TCHIFS t19 TCHIDATA
5-3917(F).c
134
BOUNDARY-SCAN REGISTER
IDCODE REGISTER
MUX
TDO
INSTRUCTION DECODER
5-3923(F)r.4
135
TEST LOGIC RESET 1 0 RUN TEST/ IDLE 0 1 1 SELECT DR 0 CAPTURE DR 0 SHIFT DR 0 1 EXIT1 DR 0 PAUSE DR 1 0 EXIT2 DR 1 UPDATE DR 1 0 1 0 1 1 EXIT1 IR 0 PAUSE IR 1 0 EXIT2 IR 1 UPDATE IR 0 0 1 1 SELECT IR 0 CAPTURE IR 0 SHIFT IR 0 1
5-3924(F)r.5
Figure 58. BS TAP Controller State Diagram The value shown next to each state transition in Figure 58 represents the signal present at TMS at the time of a rising edge at TCK. The description of the TAP controller states is given in IEEE Std. 1149.1-1990 Section 5.1.2 and is reproduced in Table 61 and Table 62.
136
RUN TEST/IDLE
Table 62. TAP Controller States in the Instruction Register Branch Name SELECT IR CAPTURE IR SHIFT IR EXIT (1/2) IR PAUSE IR UPDATE IR Description This state is used for branching to the instruction register control. The instruction code 0001 is loaded in the first stage of the instruction register parallel to the rising edge of TCK in this state. The instructions are clocked into the instruction register serially to the rising edge of TCK in the state. The TDO output driver is active. This temporary state causes a branch to a subsequent state. The input and output of instructions can be interrupted in this state. The instruction is clocked into the second stage of the instruction register parallel to the falling edge of TCK in this state.
137
The instructions not supported in T7633 are INTEST, RUNBIST, TOGGLE. A xed binary 0001 pattern (the 1 into the least signicant bit) is loaded into the IR in the capture-IR controller state. The IDCODE instruction (binary 0001) is loaded into the IR during the test-logic-reset controller state and at powerup. The following is an explanation of the instructions supported by T7633 and their effect on the devices' pins. EXTEST: This instruction enables the path cells, the pins of the ICs, and the connections between ASICs to be tested via the circuit board. The test data can be loaded in the chosen position of the BS register by means of the SAMPLE/PRELOAD instruction. The EXTEST instruction selects the BS register as the test data register. The data at the function inputs is clocked into the BS register on the rising edge of TCK in the CAPTURE-DR state. The contents of the BS register can be clocked out via TDO in the SHIFT-DR state. The value of the function outputs is solely determined by the contents of the data clocked into the BS register and only changes in the UPDATE-DR state on the falling edge of TCK. IDCODE: Information regarding the manufacturers ID for Lucent, the IC number, and the version number can be read out serially by means of the IDCODE instruction. The IDCODE register is selected, and the BS register is set to normal mode in the UPDATE-IR state. The IDCODE is loaded at the rising edge of TCK in the CAPTURE-DR state. The IDCODE register is read out via TDO in the SHIFT-DR state. HIGHZ: All 3-statable outputs are forced to a high-impedance state, and all bidirectional ports to an input state by means of the HIGHZ instruction. The impedance of the outputs is set to high in the UPDATE-IR state. The function outputs are only determined in accordance with another instruction if a different instruction becomes active in the UPDATEIR state. The BYPASS register is selected as the test data register. The HIGHZ instruction is implemented in a similar manner to that used for the BYPASS instruction. SAMPLE/PRELOAD: The SAMPLE/PRELOAD instruction enables all the inputs and outputs pins to be sampled during operation (SAMPLE) and the result to be output via the shift chain. This instruction does not impair the internal logic functions. Dened values can be serially loaded in the BS cells via TDI while the data is being output (PRELOAD).
138
Boundary-Scan Register
The boundary-scan register is a shift register, whereby one or more BS cells are assigned to every digital T7633 pin (with the exception of the pins for the BS architecture, analog signals, and supply voltages). The T7633s boundary-scan register bit-to-pin assignment is to be determined.
BYPASS Register
The BYPASS register is a one-stage, shift register that enables the shift chain to be reduced to one stage in the T7633.
IDCODE Register
The IDCODE register identies the T7633 by means of a parallel, loadable, 32-bit shift register. The code is loaded on the rising edge of TCK in the CAPTURE-DR state. The 32-bit data is organized into four sections as follows. Table 64. IDCODE Register Version Bits 3128 0001 Part Number Bits 2712 0111 011000110011 Manufacturer ID Bits 111 0000 0011101 1 Bit 0 1
3-State Procedures
The 3-state input participates in the boundary scan. It has a BS cell, but buffer blocking via this input is suppressed for the EXTEST instruction. The 3-state input is regarded as a signal input that is to participate in the connection test during EXTEST. The buffer blocking function should not be active during EXTEST to ensure that the update pattern at the T7633 outputs does not become corrupted.
139
Microprocessor Interface
Overview
The T7633 device is equipped with a microprocessor interface that can operate with most commercially available microprocessors. The microprocessor interface provides access to all the internal registers through a 12-bit address bus and an 8-bit data bus. Inputs MPMODE and MPMUX (pins 74 and 76) are used to congure this interface into one of four possible modes, as shown in Table 65. The MPMUX setting selects either a multiplexed (8-bit address/data bus, AD[7:0]) or a demultiplexed (12-bit address bus, A[11:0] and an 8-bit data bus AD[7:0]) mode of operation. The MPMODE setting selects the associated set of control signals required to access a set of registers within the device. The microprocessor interface can operate at speeds up to 33 MHz in interrupt-driven or polled mode without requiring any wait-states. For microprocessors operating at greater than 33 MHz, the RDY_DTACK output (pin 100) may be used to introduce wait-states in the read/write cycles. In the interrupt-driven mode, one or more device alarms will assert the INTERRUPT output (pin 99) once per alarm activation. After the microprocessor identies the source(s) of the alarm(s) (by reading the global interrupt register) and reads the specic alarm status registers, the INTERRUPT output will deassert. In the polled mode, however, the microprocessor monitors the various device alarm status by periodically reading the alarm status registers within the line interface unit, framer, and HDLC blocks without the use of INTERRUPT. In both interrupt and polled methods of alarm servicing, the status registers within an identied block will clear on a microprocessor read cycle only when the alarm condition within that block no longer exists; otherwise, the alarm status register bit remains set. The powerup default states for the line interface unit, framer, and the HDLC blocks are discussed in their respective sections. All read/write registers within these blocks must be written by the microprocessor on system start-up to guarantee proper device functionality. Register addresses not dened in this data sheet must not be written. Details concerning the microprocessor interface conguration modes, pinout denitions, clock specications, register address map, I/O timing specications, and the I/O timing diagrams are described in the following sections.
* ALE_AS may be connected to ground in this mode. The DTACK signal is asynchronous to the MPCLK signal.
140
77 78 99 100 8679 9887 101 Mode 3 107 75 77 78 99 100 8679 9887 101 Mode 4 107 75 77 78 99 100 8679 9887 101
ALE_AS CS INTERRUPT RDY_DTACK AD[7:0] A[11:8], AD[7:0] MPCLK WR_DS RD_R/W ALE_AS CS INTERRUPT RDY_DTACK AD[7:0] A[11:0] MPCLK WR_DS RD_R/W ALE_AS CS INTERRUPT RDY_DTACK AD[7:0] A[11:8], AD[7:0] MPCLK
AS CS INTERRUPT1 DTACK2 AD[7:0] A[11:8], AD[7:0] MPCLK WR RD ALE CS INTERRUPT1 RDY3 AD[7:0] A[11:0] MPCLK WR RD ALE CS INTERRUPT1 RDY3 AD[7:0] A[11:8], AD[7:0] MPCLK
Input Input Output Output I/O Input Input Input Input Input Input Output Output I/O Input Input Input Input Input Input Output Output I/O Input Input
Active-Low Active-High/Low Active-Low Active-Low Active-Low Active-Low Active-Low Active-High/Low Active-High Active-Low Active-Low Active-Low Active-High/Low Active-High
1. INTERRUPT output is synchronous to the internal clock source RLCK-LIU. If RLCK_LIU is absent, the reference clock for interrupt timing becomes an interval 2.048 MHz clock derived from the CHI clock. 2. The DTACK output is asynchronous to MPCLK. 3. MPCLK is needed if RDY output is required to be synchronous to MPCLK. 4. In the default (reset) mode, INTERRUPT is active-high. It can be made active-low by setting register GREG4 bit 6 to 1.
141
MPCLK
t1
I/O Timing
The I/O timing specications for the microprocessor interface are given in Table 69. The microprocessor interface pins are compatible with CMOS/TTL I/O levels. All outputs, except the address/data bus AD[7:0], are rated for a capacitive load of 50 pF. The AD[7:0] outputs are rated for a 100 pF load.
142
143
The read and write timing diagrams for all four microprocessor interface modes are shown in Figures 5966.
144
t3
t8
t13
t14
t15
t3
t12
t8
t13
t14
t19
Figure 60. Mode 1Write Cycle Timing (MPMODE = 0, MPMUX = 0) Lucent Technologies Inc. 145
R/W
t8
t13
t14
t15
VALID ADDRESS
R/W t25 DS t24 t7 DTACK t21 AD[0:7] t22 t17 VALID DATA
5-6425(F)
t20
t8
t13
t14
t19
VALID ADDRESS
Figure 62. Mode 2Write Cycle Timing (MPMODE = 0, MPMUX = 1) 146 Lucent Technologies Inc.
MPCK
5-6426(F)r.1
MPCK
5-6427(F)
Figure 64. Mode 3Write Cycle Timing (MPMODE = 1, MPMUX = 0) Lucent Technologies Inc. 147
RD t54 t36 RDY t52 AD t53 t39 t38 t43 VALID DATA t37 t41 t42
VALID ADDRESS
MPCK
5-6428(F)r.1
WR t55 t36 RDY t52 AD t53 t46 VALID DATA t49 t37 t48 t42
VALID ADDRESS
MPCK
5-6429(F)r.1
Figure 66. Mode 4Write Cycle Timing (MPMODE = 1, MPMUX = 1) 148 Lucent Technologies Inc.
Reset
Both hardware and software resets are provided.
Interrupt Generation
An interrupt may be generated by any of the conditions reported in the status registers. For a bit (condition) in a status register to create an interrupt, the corresponding interrupt enable bit must be set and the interrupt block enable in the global register for the source block must be set, see Table 70 below. Once the source interrupt register is read, the interrupt for that condition is deasserted. Table 70. Status Register and Corresponding Interrupt Enable Register for Functional Blocks Functional Block Primary Block Line Interface Framer Facility Data Link Status Register GREG0 LIU_REG0 FRM_SR0FRM_SR7 FDL_SR0 Interrupt Enable Register GREG1 LIU_REG1 FRM_PR0FRM_PR7 FDL_PR2
Default for interrupt assertion is a logical 1 (high) value. But the assertion value and deasserted state is programmable through register GREG4 bit 4 and bit 6 and may take on the following state, see Table 71 below. Table 71. Asserted Value and Deasserted State for GREG4 Bit 4 and Bit 6 Logic Combinations Greg4 Bit 4 0 1 0 1 Lucent Technologies Inc. Bit 6 0 0 1 1 INTERRUPT (Pin 99) Asserted Value Deasserted Value High Low High 3-state Low High Low 3-state Functionality Wired OR Wired AND 149
Register Architecture
Table 72 is an overview of the register architecture. The table is a summary of the register function and address. Complete detail of each register is given in the following sections. Table 72. Register Summary Register Function Register Address (hex) Channel 1 Channel 2 000 001 002 003 004 005 006 007 400 401 402 403 404 405 406 A00 A01 A02 A03 A04 A05 A06
Global Registers Primary Block Interrupt Status Primary Block Interrupt Enable Global Loopback Control Global Loopback Control Global Control Device ID and Version Device ID and Version Device ID and Version LIU Registers LIU_REG0 LIU Alarm Status LIU_REG1 LIU Alarm Interrupt Enable LIU_REG2 LIU Control LIU_REG3 LIU Control LIU_REG4 LIU Control LIU_REG5 LIU Configuration LIU_REG6 LIU Configuration Framer Registers Status Registers FRM_SR0 Interrupt Status FRM_SR1 Facility Alarm Condition FRM_SR2 Remote End Alarm FRM_SR3 Facility Errored Event FRM_SR4 Facility Event FRM_SR5 Exchange Termination and Exchange Termination Remote End Interface Status FRM_SR6 Network Termination and Network Termination Remote End Interface Status FRM_SR7 Facility Event FRM_SR8, Bipolar Violation Counter FRM_SR9 FRM_SR10, Framing Bit Error Counter FRM_SR11 FRM_SR12, CRC Error Counter FRM_SR13 FRM_SR14, E-bit Counter FRM_SR15 GREG0 GREG1 GREG2 GREG3 GREG4 GREG5 GREG6 GREG7
600 601 602 603 604 605 606 607 608, 609 60A, 60B 60C, 60D 60E, 60F
C00 C01 C02 C03 C04 C05 C06 C07 C08, C09 C0A, C0B C0C, C0D C0E, C0F
150
151
Automatic AIS to the System and Automatic Loopback Enable Transmit to the Line Command Framer FDL Loopback Transmission Codes Command Framer Transmit Line Idle Code Framer Transmit System Idle Code Primary Loopback Control Secondary Loopback Control System Frame Sync Mask Source Transmission of Remote Frame Alarm and CEPT Automatic Transmission of A bit = 1 Control FRM_PR28 CEPT Automatic Transmission of E bit = 0 FRM_PR29 Sa4Sa8 Source FRM_PR30 Sa4Sa8 Control FRM_PR31 Sa Transmit Stack/SLC-96 Transmit Stack FRM_PR40 FRM_PR41 Si-bit Source FRM_PR42 Frame Exercise FRM_PR43 System Interface Control FRM_PR44 Signaling Mode FRM_PR45 CHI Common Control FRM_PR46 CHI Common Control FRM_PR47 CHI Transmit Control FRM_PR48 CHI Receive Control
152
CHI Transmit Control CHI Receive Control Auxiliary Pattern Generator Control Auxiliary Pattern Detector Control Transmit Signaling Registers FRM_TSR0 Transmit Signaling FRM_TSR31 Facility Data Link Registers FDL Parameter/Control Registers FDL_PR0 FDL Configuration Control FDL_PR1 FDL Control FDL_PR2 FDL Interrupt Mask Control FDL_PR3 FDL Transmitter Configuration Control FDL_PR4 FDL Transmitter FIFO FDL_PR5 FDL Transmitter Mask FDL_PR6 FDL Receive Interrupt Level Control FDL_PR7 Not Assigned FDL_PR8 FDL Receive Match Character FDL_PR9 FDL Transparent Control FDL_PR10 FDL Transmit ANSI ESF Bit Codes FDL Status Registers FDL_SR0 FDL Interrupt Status FDL_SR1 FDL Transmitter Status FDL_SR2 FDL Receiver Status FDL_SR3 FDL ANSI Bit Codes Status FDL_SR4 FDL Receive FIFO
800 801 802 803 804 805 806 808 809 80A 80B 80C 80D 80E 807
E00 E01 E02 E03 E04 E05 E06 E08 E09 E0A E0B E0C E0D E0E E07
153
Bit 6
FDL2INT (0) FDL2IE (0) TSD2-RSD1 (0) TSD1-RSD2 (0) ALIE (0)
Bit 5
FRMR2INT (0) FRMR2IE (0) TID1-RSD1 (0) TID2-RSD2 (0) SECCTRL (0)
Bit 4
LIU2INT (0) LIU2IE (0) TSD1-RSD1 (0) TSD2-RSD2 (0) ITC (0)
Bit 3
Reserved (0) Reserved (0) TSD2-RID1 (0) TSD1-RID2 (0) T1-R2 (0)
Bit 2
FDL1INT (0) FDL1IE (0) TID2-RID1 (0) TID1-RID2 (0) T2-R1 (0)
Bit 1
FRMR1INT (0) FRMR1IE (0) TSD1-RID1 (0) TSD2-RID2 (0) Reserved (0)
Bit 0
LIU1INT (0) LIU1IE (0) TID1-RID1 (0) TID2-RID2 (0) Reserved (0)
(0)
Reserved (0) TID2-RSD1 (0) TID1-RSD2 (0) Reserved (0)
0 0 0
1 0 0
1 1 0
1 1 0
0 0 0
1 0 0
1 1 0
0 1 1
The following section describes the global registers in Table 74Table 79.
154
155
TSD1RID1 TCHIDATAB1 to RCHIDATA1 Connection. TSD2RID1 TCHIDATAB2 to RCHIDATA1 Connection. TSD1RSD1 TCHIDATAB1 to RCHIDATAB1 Connection. TID1RSD1 TCHIDATA1 to RCHIDATAB1 Connection. TSD2RSD1 TCHIDATAB2 to RCHIDATAB1 Connection. TID2RSD1 TCHIDATA2 to RCHIDATAB1 Connection.
TSD2RID2 TCHIDATAB2 to RCHIDATA2 Connection. TSD1RID2 TCHIDATAB1 to RCHIDATA2 Connection. TSD2RSD2 TCHIDATAB2 to RCHIDATAB2 Connection. TID2RSD2 TCHIDATA2 to RCHIDATAB2 Connection. TSD1RSD2 TCHIDATAB1 to RCHIDATAB2 Connection. TID1RSD2 TCHIDATA1 to RCHIDATAB2 Connection.
156
5 6 7
SECCTRL ALIE
157
LIU_REG0
LIU_REG1
401; A01
LIU_REG5 LIU_REG6
Alarm Register (Read Only) (Latches Alarm, Clear On Read) 0 0 0 LOTC TDM DLOS ALOS Alarm Interrupt Enable Register (Read/Write) Reserved Reserved Reserved Reserved LOTCIE TDMIE DLOSIE ALOSIE (0) (0) (0) (0) (0) (0) (0) (0) Control Registers (Read/Write) Reserved Reserved RESTART HIGHZ Reserved LOSST Reserved Reserved (0) (0) (0) (0) (0) (0) (0) (0) Reserved2 Reserved2 LOSSD DUAL CODE JAT JAR Reserved2 (1) (1) (1) (0) (0) (1) (0) (0) Reserved Reserved JABW0 PHIZALM PRLALM PFLALM RCVAIS ALTIMER (0) (0) (0) (0) (0) (0) (0) (0) Conguration Registers (Read/Write) Reserved Reserved Reserved Reserved LOOPA LOOPB XLAIS PWRDN (0) (0) (0) (0) (0) (0) (1) (0) EQ2 EQ1 Reserved Reserved Reserved Reserved Reserved EQ0 (0,DS1) (0,DS1) (0) (0) (0) (0) (0) (0) (1,CEPT) (1,CEPT) 0
1. The logic value in parentheses below each bit denition is the default state upon completion of hardware reset. 2. These bits must be written to 1.
158
159
3 4
HIGHZ
RESTART
67
160
JAT
CODE
3 4
DUAL LOSSD
5 6 7
LOSSD and RCVAIS Control Congurations (Not Valid During Loopback Modes) (from Table 3, page 29) LOSSD 0 0 1 1 0 0 1 1 RCVAIS 0 0 0 0 1 1 1 1 ALARM ALOS DLOS ALOS DLOS ALOS DLOS ALOS DLOS RPD/RND 0 Normal Data 0 0 AIS (all ones) AIS (all ones) 0 0 RLCK Free Runs Recovered Clock Free Runs Free Runs Free Runs Free Runs Free Runs Free Runs
161
2 3 4 5 67
2 3 47
LOOPB LOOPA
Loopback Control (from Table 10, page 44) Operation Normal1 Full Local Loopback Remote Loopback Digital Local Loopback Symbol FLLOOP2 RLOOP3 DLLOOP LOOPA 0 0 1 1 LOOPB 0 1 0 1
1. The reset default condition is LOOPA = LOOPB = 0 (no loopback). 2. During the transmit AIS condition, the looped data will be the transmitted data from the framer or system interface and not the all 1s signal. 3. Transmit AIS request is ignored.
162
Transmit Line Interface Short-Haul Equalizer/Rate Control (from Table 6, page 34) Short-Haul Applications EQ2 EQ1 EQ0 Service Clock Rate Transmitter Equalization1,2 Maximum Cable Loss to DSX3 dB 0.6 1.2 1.8 2.4 3.0
Meters
CEPT4
2.048 MHz
0 to 131 0 to 40 131 to 262 40 to 80 262 to 393 80 to 120 393 to 524 120 to 160 524 to 655 160 to 200 75 (Option 2) 120 or 75 (Option 1) Not Used
1.In DS1 mode, the distance to the DSX for 22-Gauge PIC (ABAM) cable is specied. Use the maximum cable loss gures for other cable types. In CEPT mode, equalization is specied for coaxial or twisted-pair cable. 2.Reset default state is EQ2, EQ1, and EQ0 = 000 when pin DS1_CEPT = 1 and EQ2, EQ1, and EQ0 = 110 when pin DS1_CEPT = 0. 3.Loss measured at 772 kHz. 4.In 75 applications, Option 1 is recommended over Option 2 for lower LIU power dissipation. Option 2 allows for the use of the same transformer as in CEPT 120 applications (see Line Interface Unit: Line Circuitry section).
163
164
5 6 7
RSSFE S96SR
165
LTS16MFA
LTSFA,
LTS0MFA
3 4
LFALR LBFA
5 6 7
166
167
4 5
REBIT LCRCATMX
6 7
SLIPO SLIPU
168
LLBOFF,
BFA
LLBON,
CMA
169
FDL-PLBON, ESF FDL Payload Loopback On Code Detect. A 1 indicates the receive framer detected the line loopback enable code in the payload. This code is defined in ANSI T1.403-1995 as a 1111111100101000 pattern in the facility data link, where the leftmost bit is the MSB. SLCRFSR SLC-96 Receive FDL Stack Ready. A 1 indicates that the receive FDL stack should be read. This bit is cleared on read. Data in the receive FIFO must be read within 9 ms of this interrupt. This bit is not updated during loss of frame or signaling superframe alignment. FDL-PLBOFF, ESF FDL Payload Loopback Off Code Detect. A 1 indicates the receive framer detected the line loopback disable code in the payload. This code is defined in ANSI T1.403-1995 as a 1111111101001100 pattern in the facility data link, where the leftmost SLCTFSR bit is the MSB. SLC-96 Transmit FDL Stack Ready. A 1 indicates that the transmit FDL stack is ready for new data. This bit is cleared on read. Data written within 9 ms of this interrupt will be transmitted in the next SLC-96 D-bit superframe interval. FDL-LLBON, ESF FDL Line Loopback On Code Detect. A 1 indicates the receive framer detected the line loopback enable code in the payload. This code is defined in ANSI T1.403-1995 as a 1111111101110000 pattern in the facility data link, where the left most bit is the MSB. CEPT Receive Sa Stack Ready. A 1 indicates that the receive Sa6 stack should be read. RSaSR This bit is clear on the first access to the Sa receive stack or at the beginning of frame 0 of the CRC-4 double-multiframe. Data in the receive FIFO must be read within 4 ms of this interrupt. This bit is not updated during LFA. FDL-LLBOFF, ESF FDL Line Loopback Off Code Detect. A 1 indicates the receive framer detected the line loopback disable code in the payload. This code is defined in ANSI T1.403-1995 as a 1111111100011100 pattern in the facility data link, where the left most bit is the MSB. TSaSR CEPT Transmit Sa Stack Ready. A 1 indicates that the transmit Sa stack is ready for new data. This bit is cleared on the first access to the Sa transmit stack or at the beginning of frame 0 of the CRC-4 double multiframe. Data written within 4 ms of this interrupt will be transmitted in the next CRC-4 double multiframe interval.
170
4 5 6 7
171
4 5 6 7
172
NT1OUAS
NROUAS
4 5 6 7
* It is possible for one of these bits to be set to 1, if the received line data is all zeros.
Bipolar Violation Counter Register (FRM_SR8FRM_SR9) This register contains the 16-bit count of received bipolar violations, line code violations, or excessive zeros. Table 97. Bipolar Violation Counter Registers (FRM_SR8FRM_SR9) ((608609); (C08C09)) Register FRM_SR8 FRM_SR9 Byte MSB LSB Bit 70 70 Symbol BPV15BPV8 BPV7BPV0 Description BPVs Counter. BPVs Counter.
Frame Bit Errored Counter Register (FRM_SR10FRM_SR11) This register contains the 16-bit count of framing bit errors. Framing bit errors are not counted during loss of frame alignment. Table 98. Framing Bit Error Counter Registers (FRM_SR10FRM_SR11) ((60A60B); (C0AC0B)) Register FRM_SR10 FRM_SR11 Byte MSB LSB Bit 70 70 Symbol FBE15FBE8 FBE7FBE0 Description Frame Bit Counter. Frame Bit Errored Counter.
173
E-Bit Counter Register (FRM_SR14FRM_SR15) This register contains the 16-bit count of received E bit = 0 events. E bits are not counted during loss of CEPT CRC-4 multiframe alignment. Table 100. E-Bit Counter Registers (FRM_SR14FRM_SR15) ((60E60F); (C0EC0F)) Register FRM_SR14 FRM_SR15 Byte MSB LSB Bit 70 70 Symbol REC15REC8 E-Bit Counter. REC7REC0 E-Bit Counter. Description
CRC-4 Errors at NT1 from NT2 Counter Registers (FRM_SR16FRM_SR17) This register contains the 16-bit count of each occurrence of Sa6 code 001X, detected synchronously to the CEPT CRC-4 multiframe. Table 101. CRC-4 Errors at NT1 from NT2 Counter Registers (FRM_SR16FRM_SR17) ((610611); (C10C11)) Register FRM_SR16 FRM_SR17 Byte MSB LSB Bit 70 70 Symbol CNT15CNT8 CNT7CNT0 Description CRC-4 Errors at NT1 Counter. CRC-4 Errors at NT1 Counter.
E Bit at NT1 from NT2 Counter Registers (FRM_SR18FRM_SR19) This register contains the 16-bit count of each occurrence of Sa6 code 00X1, detected synchronously to the CEPT CRC-4 multiframe. E bits are not counted during loss of CEPT CRC-4 multiframe alignment. Table 102. E Bit at NT1 from NT2 Counter (FRM_SR18FRM_SR19) ((612613); (C12C13)) Register FRM_SR18 FRM_SR19 Byte MSB LSB Bit 70 70 Symbol ENT15ENT8 ENT7ENT0 E Bit at NT1 Counter. E Bit at NT1 Counter. Description
174
Table 104. ET Bursty Errored Seconds Counter (FRM_SR22FRM_SR23) ((616617); (C16C17)) Register FRM_SR22 FRM_SR23 Byte MSB LSB Bit 70 70 Symbol ETBES7ETBES0 Description ET Bursty Errored Seconds Counter.
Table 105. ET Severely Errored Seconds Counter (FRM_SR24FRM_SR25) ((618619); (C18C19)) Register FRM_SR24 FRM_SR25 Byte MSB LSB Bit 70 70 Symbol ETSES7ETSES0 Description ET Severely Errored Seconds Counter.
Table 106. ET Unavailable Seconds Counter (FRM_SR26FRM_SR27) ((61A61B); (C1AC1B)) Register FRM_SR26 FRM_SR27 Byte MSB LSB Bit 70 70 Symbol ETUS15ETUS8 ETUS7ETUS0 Description ET Unavailable Seconds Counter Bits. ET Unavailable Seconds Counter Bits.
Table 107. ET-RE Errored Seconds Counter (FRM_SR28FRM_SR29) ((61C61D); (C1CC1D)) Register FRM_SR28 FRM_SR29 Byte MSB LSB Bit 70 70 Symbol Description
ETREES15ETREES8 ET-RE Errored Seconds Counter. ETREES7ETREES0 ET-RE Errored Seconds Counter.
Table 108. ET-RE Bursty Errored Seconds Counter (FRM_SR30FRM_SR31) ((61E61F); (C1EC1F)) Register FRM_SR30 FRM_SR31 Byte MSB LSB Bit 70 70 Symbol Description
ETREBES15ETREBES8 ET-RE Bursty Errored Seconds Counter. ETREBES7ETREBES0 ET-RE Bursty Errored Seconds Counter.
Table 109. ET-RE Severely Errored Seconds Counter (FRM_SR32FRM_SR33) ((620621); (C20C21)) Register FRM_SR32 FRM_SR33 Byte MSB LSB Bit 70 70 Symbol Description
ETRESES15ETRESES8 ET-RE Severely Errored Seconds Counter. ETRESES7ETRESES0 ET-RE Severely Errored Seconds Counter.
175
ETREUS15ETRESES8 ET-RE Unavailable Seconds Counter. ETRESES7ETRESES0 ET-RE Unavailable Seconds Counter.
Table 111. NT1 Errored Seconds Counter (FRM_SR36FRM_SR37) ((624625); (C24C25)) Register FRM_SR36 FRM_SR37 Byte MSB LSB Bit 70 70 Symbol NTES15NTES8 NTES7NTES0 Description NT1 Errored Seconds Counter. NT1 Errored Seconds Counter.
Table 112. NT1 Bursty Errored Seconds Counter (FRM_SR38FRM_SR39) ((626627); (C26C27)) Register FRM_SR38 FRM_SR39 Byte MSB LSB Bit 70 70 Symbol NTBES15NTBES8 NTBES7NTBES0 Description NT1 Bursty Errored Seconds Counter. NT1 Bursty Errored Seconds Counter.
Table 113. NT1 Severely Errored Seconds Counter (FRM_SR40FRM_SR41) ((628629); (C28C29)) Register FRM_SR40 FRM_SR41 Byte MSB LSB Bit 70 70 Symbol NTSES15NTSES8 NTSES7NTSES0 Description NT1 Severely Errored Seconds Counter. NT1 Severely Errored Seconds Counter.
Table 114. NT1 Unavailable Seconds Counter (FRM_SR42FRM_SR43) ((62A62B); (C2AC2B)) Register FRM_SR42 FRM_SR43 Byte MSB LSB Bit 70 70 Symbol NTUS15NTUS8 NTUS7NTUS0 Description NT1 Unavailable Seconds Counter Bits. NT1 Unavailable Seconds Counter Bits.
Table 115. NT1-RE Errored Seconds Counter (FRM_SR44FRM_SR45) ((62C62D); (C2CC2D)) Register FRM_SR44 FRM_SR45 Byte MSB LSB Bit 70 70 Symbol NTREES15NTREES8 NTREES7NTREES0 Description NT1-RE Errored Seconds Counter. NT1-RE Errored Seconds Counter.
176
NTREBES15NTREBES8 NT1-RE Bursty Errored Seconds Counter. NTREBES7NTREBES0 NT1-RE Bursty Errored Seconds Counter.
Table 117. NT1-RE Severely Errored Seconds Counter (FRM_SR48FRM_SR49) ((630631); (C30C31)) Register FRM_SR48 FRM_SR49 Byte MSB LSB Bit 70 70 Symbol Description
NTRESES15NTRESES8 NT1-RE Severely Errored Seconds Counter. NTRESES7NTRESES0 NT1-RE Severely Errored Seconds Counter.
Table 118. NT1-RE Unavailable Seconds Counter (FRM_SR50FRM_SR51) ((632633); (C32C33)) Register FRM_SR50 FRM_SR51 Byte MSB LSB Bit 70 70 Symbol NTREUS15NTREUS8 NTREUS7NTREUS0 Description NT1-RE Unavailable Seconds Counter Bits. NT1-RE Unavailable Seconds Counter Bits.
Received NOT-FAS TS0 RSa Register (FRM_SR52) This register contains the last (since last read) valid received RSa8 RSa4 bits, A bit, and Si bit of NOT-FAS time slot 0 and the Si bit of FAS time slot 0 while the receive framer was in basic frame alignment. Table 119. Receive NOT-FAS TS0 Register (FRM_SR52) (634; C34) Bit 7 NOT-FAS bit 1 (CEPT without CRC-4) or frame 15 E bit (CEPT with CRC-4) Bit 6 FAS bit 1 (CEPT without CRC-4) or frame 13 E bit (CEPT with CRC-4) Bit 5 A bit Bit 4 Sa4 Bit 3 Sa5 Bit 2 Sa6 Bit 1 Sa7 Bit 0 Sa8
Received Sa Register (FRM_SR53) This register contains the last (since last read) valid time slot 16 spare bits of the frame containing the time slot 16 signaling multiframe alignment. These bits are updated only when the receive framer is in signaling multiframe alignment. Table 120. Receive Sa Register (FRM_SR53) (635; C35) Bit 7 0 Bit 6 0 Bit 5 0 Bit 4 0 Bit 3 0 Bit 2 X2 Bit 1 X1 Bit 0 X0
177
In the CEPT frame format, FRM_SR54 through FRM_SR63 contain the received Sa4 through Sa8 from the last valid CRC-4 double-multiframe. In non-CRC-4 mode, these registers are only updated during a basic frame aligned state. In CRC-4 mode, these registers are only updated during the CRC-4 multiframe alignment state. Table 122. CEPT Sa Receive Stack (FRM_SR54FRM_SR63) ((63663F); (C36C3F)) Register FRM_SR54 FRM_SR55 FRM_SR56 FRM_SR57 FRM_SR58 FRM_SR59 FRM_SR60 FRM_SR61 FRM_SR62 FRM_SR63 Bit 7 Sa4-1 Sa4-17 Sa5-1 Sa5-17 Sa6-1 Sa6-17 Sa7-1 Sa7-17 Sa8-1 Sa8-17 Bit 6 Sa4-3 Sa4-19 Sa5-3 Sa5-19 Sa6-3 Sa6-19 Sa7-3 Sa7-19 Sa8-3 Sa8-19 Bit 5 Sa4-5 Sa4-21 Sa5-5 Sa5-21 Sa6-5 Sa6-21 Sa7-5 Sa7-21 Sa8-5 Sa8-21 Bit 4 Sa4-7 Sa4-23 Sa5-7 Sa5-23 Sa6-7 Sa6-23 Sa7-7 Sa7-23 Sa8-7 Sa8-23 Bit 3 Sa4-9 Sa4-25 Sa5-9 Sa5-25 Sa6-9 Sa6-25 Sa7-9 Sa7-25 Sa8-9 Sa8-25 Bit 2 Sa4-11 Sa4-27 Sa5-11 Sa5-27 Sa6-11 Sa6-27 Sa7-11 Sa7-27 Sa8-11 Sa8-27 Bit 1 Sa4-13 Sa4-29 Sa5-13 Sa5-29 Sa6-13 Sa6-29 Sa7-13 Sa7-29 Sa8-13 Sa8-29 Bit 0 Sa4-15 Sa4-31 Sa5-15 Sa5-31 Sa6-15 Sa6-31 Sa7-15 Sa7-31 Sa8-15 Sa8-31
178
G3 FE
LV SE
G4 LB
U1 G1
U2 R
G5 G2
SL Nm
G6 Nl
Received Signaling Registers: DS1 Format Table 124. Received Signaling Registers: DS1 Format (FRM_RSR0FRM_RSR23) ((640658); (C40C58)) Received Signal Registers DS1 Received Signaling Registers (023) Voice Channel with 16-State Signaling Voice Channel with 4-State Signaling Voice Channel with 2-State Signaling Data Channel Bit 7 Bit 61 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 P
X X X X
G 0 0 1 1
F 0 1 1 0
X X X X X
D D
X X X
C C
X X X
B B B X
X
A A A A
X
1.Bit 6 and Bit 5 of the DS1 receive signaling registers are copied from bit 6 and bit 5 of the DS1 transmit signaling registers.
Receive Signaling Registers: CEPT Format Table 125. Receive Signaling Registers: CEPT Format (FRM_RSR0FRM_RSR31) ((64065F); (C40 C5F)) Receive Signal Registers FRM_RSR0: IRSM Mode Only FRM_RSR1FRM_RSR15 FRM_RSR16: IRSM Only FRM_RSR[17:31] Bit 7
X
Bit 65
X
Bit 41
E0
Bit 3
X
Bit 2
X
Bit 1
X
Bit 0
X
P X P
X X X
D[1:15] X D[17:31]
C[1:15] X C[17:31]
B[1:15] B B[17:31]
A[1:15] A A[17:31]
1.This bit contains the IRSM information in time slot 0. In PCS0 or PCS1 signaling mode, this bit is undened.
179
ESE FAE (read (read FRM_SR5, FRM_SR3 FRM_SR6, and and FRM_SR4) FRM_SR7) LFALR RSa6=8 ECE LLBON (CMA) ETUAS NTUAS NROUAS
LTSFA LSFA (LTS0MFA) (LTS16MFA) CREBIT CRCE LLBOFF (BFA) ETSES NTSES NT1OUAS RJYA (RTS16MFA) FBE SSFA ETBES NTBES EROUAS
FRM_SR4 FDL_LLBOFF FDL_LLBON FDL_PLBOFF FDL_PLBON (SLCTFSR) (SLCRFSR) (TSaSR) (RSaSR) FRM_SR5 FRM_SR6 FRM_SR7 ETREUAS NTREUAS RQUASI ETRESES NTRESES RPSUEDO ETREBES NTREBES PTRNBER ETREES NTREES DETECT
180
181
Table 129. Interrupt Enable Register (FRM_PR2) (662; C62) Bit 07 Symbol SR2B0IE SR2B7IE Description Status Register 2 Interrupt Enable. A 1 enables events monitored in register FRM_SR2 to generate interrupts. Each bit position in this enable register corresponds to the same bit position in the status register.
Table 130. Interrupt Enable Register (FRM_PR3) (663; C63) Bit 07 Symbol SR3B0IE SR3B7IE Description Status Register 3 Interrupt Enable. A 1 enables events monitored in register FRM_SR3 to generate interrupts. Each bit position in this enable register corresponds to the same bit position in the status register.
Table 131. Interrupt Enable Register (FRM_PR4) (664; C64) Bit 07 Symbol SR4B0IE SR4B7IE Description Status Register 4 Interrupt Enable. A 1 enables events monitored in register FRM_SR4 to generate interrupts. Each bit position in this enable register corresponds to the same bit position in the status register.
Table 132. Interrupt Enable Register (FRM_PR5) (665; C65) Bit 07 Symbol SR5B0IE SR5B7IE Description Status Register 5 Interrupt Enable. A 1 enables events monitored in register FRM_SR5 to generate interrupts. Each bit position in this enable register corresponds to the same bit position in the status register.
Table 133. Interrupt Enable Register (FRM_PR6) (666; C66) Bit 07 Symbol SR6B0IE SR6B7IE Description Status Register 6 Interrupt Enable. A 1 enables events monitored in register FRM_SR6 to generate interrupts. Each bit position in this enable register corresponds to the same bit position in the status register.
Table 134. Interrupt Enable Register (FRM_PR7) (667; C67) Bit 07 Symbol SR7B0IE SR7B7IE Description Status Register 7 Interrupt Enable. A 1 enables events monitored in register FRM_SR7 to generate interrupts. Each bit position in this enable register corresponds to the same bit position in the status register. Lucent Technologies Inc.
182
Bit 3
FMODE3
Bit 2
FMODE2
Bit 1
FMODE1
Bit 0
FMODE0
0 0 0 0 0 1 1 0 0 0 0 0 0
0 0 0 0 0 0 0 1 1 1 1 1 1
0 0 0 0 1 0 0 0 0 0 1 1 1
0 0 1 1 0 0 0 0 0 1 0 0 1
0 1 0 1 0 0 1 0 1 0 0 1 0
Table 136. Line Code Option Bits Decoding (FRM_PR8) (668; C68) Line Code Format B8ZS (T/R) ZCS (T/R) HDB3 (T/R) Single Rail (DEFAULT) AMI (T/R) B8ZS (T), AMI (R) ZCS (T), B8ZS (R) AMI (T), B8ZS (R) Bit 7 LC2 0 0 0 1 0 1 1 1 Bit 6 LC1 0 0 1 1 1 0 0 1 Bit 5 LC0 0 1 0 0 1 0 1 1 Bit 4 X X X X X X X X Bit 3 X X X X X X X X Bit 2 X X X X X X X X Bit 1 X X X X X X X X Bit 0 X X X X X X X X
183
0 0 0 0 0 1 1 0
X X X X 1 X X 0
X X X 1 X X X 0
X X 1 1 1 X X 0
X 1 X X X X X 0
1 X X X X X X 0
X X X X X X X 0
1 1 1 1 1 0 1 0
184
AISM
FEREN NFFE
CNUCLBEN
4 5
RABF
Bit 6 and bit 7 of FRM_PR10 control the evaluation of the bursty errored parameter as dened in Table 139 below. The EST parameter refers to the errored second threshold dened in register FRM_PR11. The SEST parameter refers to the severely errored second threshold dened in registers FRM_PR12 and FRM_PR13. Table 139. Errored Event Threshold Denition Bit 7, FRM_PR10 ESM1 0 0 Bit 6, FRM_PR10 ESM0 0 1 Errored Second (ES) Denition Bursty Errored Second (BES) Denition Severely Errored Second (SES) Denition
Default values in Table 44, Event Counters Denition, on page 97. ES = 1 when: Errored events > EST Reserved. BES = 0 SES = 1 when: Errored events > SEST
Other Combinations
185
Severely Errored Second Threshold Register (FRM_PR12FRM_PR13) This 16-bit register denes the errored event threshold for a severely errored second (SES). A one-second interval with errors less than the SES threshold value is not a severely errored second. Programming 00 (hex) into these two registers disables the severely errored second threshold monitor circuitry if register FRM_PR10 bit 6 = 1 and bit 7 = 0. The default value of these registers is 00 (hex). Table 141. Severely Errored Second Threshold Registers (FRM_PR12FRM_PR13) ((66C66D; C6CC6D)) Register FRM_PR12 FRM_PR13 Symbol SEST15SEST8 SEST7SEST0 SES MSB Threshold Register. SES LSB Threshold Register. Description
ET1 Errored Event Enable Register1 (FRM_PR14) These bits enable the errored events used to determine errored and severely errored seconds at the local ET interface. ETSLIP, ETAIS, ETLMFA, and ETLFA are the SLIP, AIS, LMFA, and LFA errored events, respectively, as referred to the local ET interface. A 1 in the bit position enables the corresponding errored event. The default value of this register is 00 (hex). Table 142. ET1 Errored Event Enable Register (FRM_PR14) (66E; C6E) Register FRM_PR14 Bit 7 0 Bit 6 0 Bit 5 0 Bit 4 0 Bit 3 ETSLIP Bit 2 ETAIS Bit 1 ETLMFA Bit 0 ETLFA
186
FRM_PR15 ETRESa6-F ETRESa6-E ETRESa6-8 ETRERFA ETRESLIP ETREAIS ETRELMFA ETRELFA NT1 Errored Event Enable Register1 (FRM_PR16) These bits enable the errored events used to determine errored and severely errored seconds at the network termination-1 interface. NTSa6-C, NTSa6-8, NTSLIP, NTAIS, NTLMFA, and NTLFA are the Sa6-C, Sa6-8, SLIP, AIS, LMFA, and LFA errored events, respectively, as referred to the NT1 interface. A 1 in the bit position enables the corresponding errored event. The default value of this register is 00 (hex). Table 144. NT1 Errored Event Enable Register (FRM_PR16) (670; C70) Register FRM_PR16 Bit 7 NTSa6-C Bit 6 0 Bit 5 NTSa6-8 Bit 4 0 Bit 3 NTSLIP Bit 2 NTAIS Bit 1 NTLMFA Bit 0 NTLFA
NT1 Remote End Errored Event Enable Register1 (FRM_PR17FRM_PR18) These bits enable the errored events used to determine errored and severely errored seconds at the network termination-1 remote end interface. NTRERFA, NTRESLIP, NTREAIS, NTRELMFA, NTRELFA, NTRESa6-C, NTRESa6-F, NTRESa6-E, and NTRESa6-8 are the RFA, SLIP, AIS, LMFA, LFA, Sa6-C, Sa6-F, Sa6-E, and Sa6-8 errored events, respectively, as referred to the NT-1 remote end interface. The default value of this register is 00 (hex). Table 145. NT1 Remote End Errored Event Enable Registers (FRM_PR17FRM_PR18) ((671672); (C71C72)) Register FRM_PR17 FRM_PR18 Bit 7 0 0 Bit 6 0 0 Bit 5 0 0 Bit 4 NTRERFA 0 Bit 3 NTRESLIP Bit 2 NTREAIS Bit 1 NTRELMFA Bit 0 NTRELFA
1. One occurrence of any one of these events causes an errored second count increment and a severely errored second count increment.
187
2 3 4 5 6 7
Transmit Test Pattern to the Line Enable Register1 This register enables the transmit framer to transmit various test signals to the line interface. The default value of this register is 00 (hex). Note that between enabling the transmission of line loopback on and off codes this register must be set to 00 (hex) (i.e., to enable transmission of line loopback on code and then off code, write into this register 10 (hex), then 00 (hex), and nally 20 (hex)). Table 147. Transmit Test Pattern to the Line Enable Register (FRM_PR20) (674; C74) Bit 0 1 2 3 4 5 6 7 Symbol TUFAIS TUFAUXP TPRS TQRS TLLBON TLLBOFF TLIC TICRC Description Unframed AIS to Line Interface (All Ones Pattern). Unframed AUXP to Line Interface in CEPT Mode (Alternating 010101 Unframed Pattern). Transmit Pseudorandom Signal to Line Interface (215 1). Transmit Quasi-Random Signal to Line Interface (220 1) (ANSI T1.403). Transmit Framed Payload Line Loopback On Code: 00001. Transmit Framed Payload Line Loopback Off Code: 001. Transmit Line Idle Code of FRM_PR22. When this bit = 1, the line idle code of FRM_PR22 is transmitted to the line in all time slots. Transmit Inverted CRC.
1. To transmit test signals using this register, registers FRM_PR69 and FRM_PR70 must be set to 00 (hex).
188
TC/R=1
Framer Transmit Line Idle Code Register (FRM_PR22) The value programmed in this register is transmitted as the line idle code. The default value is 7F (hex). Table 149. Framer Transmit Line Idle Code Register (FRM_PR22) (676; C76) Bit 07 Symbol TLIC0TLIC7 Description Transmit Line Idle Code 07. These 8 bits dene the idle code transmitted to the line.
Framer System Stuffed Time-Slot Code Register (FRM_PR23) The value programmed in this register is transmitted in the stuffed time slots on the CHI in the DS1 modes. The default value is 7F (hex). Table 150. Framer System Stuffed Time-Slot Code Register (FRM_PR23) (677; C77) Bit 07 Symbol SSTSC0 SSTSC7 Description System Stuffed Time-Slot Code 07. These 8 bits dene the idle code transmitted in the stuffed time slots to the system (CHI).
189
Table 152. Loopback Decoding of Bits LBC[2:0] in FRM_PR24, Bits 75 LBC2 0 0 0 0 LBC1 0 0 1 1 LBC0 0 1 0 1 No Loopback. Line Loopback (LLB). The received line data is looped back to the transmit line data. Board Loopback (BLB). The received system data is looped back to the transmit system data and AIS is sent as the line transmit data. Single Time-Slot System Loopback (STSSLB). System (CHI) loopback of the time slot selected by bit 4bit 0. Idle code selected by FRM_PR22 is inserted in the line payload in place of the looped back time slot. Single Time-Slot Line Loopback (STSSLB). Line loopback of time slot selected by bit 4bit 0. Idle code selected by FRM_PR22 is inserted in the system (CHI) payload in place of the looped back time slot. CEPT Nailed-up Broadcast Transmission (CNUBT). Time slot selected by bit 4bit 0 is transmitted normally and also placed into time slot 0. Payload Line Loopback with Regenerated Framing and CRC Bits. This mode is selected if FRM_PR10 bit 3 = 0. The received channelized-payload data is looped backed to the line. The framing bits are generated within the transmit framer. The regenerated framing information includes the F-bit pattern, the CRC checksum bit, and the systems facility data link bit stream. This loopback mode can be used with the CEPT framing mode. The entire time slot 0 data (FAS and NOT FAS) is regenerated by the transmit framer. The receive framer processes and monitors the incoming line data normally in this loopback mode and transmits the formatted data to the system in the normal format via the CHI. CEPT Nailed-up Connect Loopback (CNUCLB). The received system time slot selected by this register bit 4bit 0 is looped back to the system in time slot 0. This mode is selected if FRM_PR10 bit 3 = 1. Payload Line Loopback with Passthrough Framing and CRC Bits. The received channelized/payload data, the CRC bits, and the frame alignment bits are looped back to the line. The systems facility data link bit stream is inserted into the looped back data and transmitted to the line. In ESF, the FDL bits are ignored when calculating the CRC-6 checksum. In CEPT, the FDL bits are included when calculating the CRC-4 checksum, and as such this loopback mode generates CRC-4 errors back at the remote end. Function
1 1
0 1
1 0
190
Table 154. Loopback Decoding of Bits LBC[1:0] in FRM_PR25, Bits 65 LBC1 0 0 1 1 LBC0 0 1 0 1 No Loopback. Secondary Single Time-Slot System Loopback. Secondary Single Time-Slot Line Loopback. Reserved. Function
191
SWRESTART Framer Software Restart. The framer and FDL sections are placed in the reset state as long as this bit is set to 1. The framers parameter registers are not changed from their programmed state. The FDL parameter registers are changed from their programmable state. This bit must be cleared. FRFRM Framer Reframe. A 0-to-1 transition of this bit forces the receive framer into the loss of frame alignment (LFA) state which forces a search of frame alignment. Subsequent reframe commands must have this bit in the 0 state rst. Transparent Framing Mode 1. A 1 forces the transmit framer to pass system data unmodied to the line and the receive framer to pass line data unmodied to the system. The receive framer is forced not to align to the input receive data. DS1: register FRM_PR43 bit 2bit 0 must be set to 000. The F bit is located in time slot 0, bit 7. The transmit framer extracts bit 7 of time slot 0 from RCHIDATA and places this bit in the F-bit position of the transmit line data. The receive framer inserts the bit in the F-bit position of the receive line data into time slot 0, bit 7 of the TCHIDATA. CEPT: RCHIDATA time slot 0 is inserted into time slot 0 of the transmit line data. Receive line time slot 0 is inserted into time slot 0 of TCHIDATA.
TFM1
TFM2
Transparent Framing Mode 2. A 1 forces the transmit framer to pass system data unmodied to the line. The receive framer functions normally as programmed. DS1: register FRM_PR43 bit 2bit 0 must be set to 000. The F bit is located in time slot 0, bit 7. The transmit framer extracts bit 7 of time slot 0 from RCHIDATA and places this bit in the F-bit position of the transmit line data. CEPT: RCHIDATA time slot 0 is inserted into time slot 0 of the transmit line data.
SYSFSM
System Frame Sync Mask. A 1 masks the system frame synchronization signal in the transmit framer section. Note: The transmit framer must see at least one valid system synchronization pulse to initialize its counts; afterwards, this bit may be set. For those applications that have jitter on the transmit clock signal relative to the system clock signal, enable this bit so that the jitter is isolated from the transmit framer.
67
Reserved. Write to 0.
192
AAB16LMFA Automatic A Bit on LMFA (CEPT only). A 1 transmits A = 1 to the line whenever the receive framer detects loss of time slot 16 signaling multiframe alignment (RTS16LMFA). AAB0LMFA ATMRX Automatic A Bit on LMFA (CEPT only). A 1 transmits A = 1 to the line whenever the receive framer detects loss of time slot 0 multiframe alignment (RTS0LMFA). Automatic A Bit on CRC-4 Multiframe Reframer Timer Expiration (CEPT only). A 1 transmits A = 1 to the line when the receive framer detects the expiration of either the 100 ms or 400 ms timers due to loss of multiframe alignment. Automatic A Bit on RSa6_8 (CEPT only). A 1 transmits A = 1 to the line whenever the receive framer detects the Sa6 = 1000 pattern. Automatic A Bit on RSa6_C (CEPT only). A 1 transmits A = 1 to the line whenever the receive framer detects the Sa6 = 1100 pattern. Transmit D4 Japanese Remote Frame Alarm. A 1 transmits a valid Japanese remote frame alarm for the D4 frame format. Transmit Remote Frame Alarm. A 1 transmits a valid remote frame alarm for the corresponding frame format.
2 3
4 5 6 7
193
T1E
1 2 3 4
ATELTS0MFA Automatic Transmit E Bit = 0 for Received Loss of CRC-4 Multiframe Alignment. A 1 transmits E = 0 to the line whenever the receive framer detects a loss of CRC-4 multiframe alignment condition. ATERTX Automatic Transmit E Bit = 0 on Expiration of CEPT CRC-4 Loss of Multiframe Timer. A 1 transmits E = 0 to the line whenever the receive framer detects the expiration of either the 100 ms or 400 ms timer due to the loss of CRC-4 multiframe alignment. These Bits Are Zero.
67
* Whenever bits (e.g., Si, Sa, etc.) are transmitted from the system transparently, FRM_PR29 must rst be momentarily written to 001XXXXX (binary). Otherwise, the transmit framer will not be able to locate the biframe alignment.
194
Table 159. Sa Bits Source Control for Bit 5Bit 7 in FRM_PR29 SaS7 1 SaS6 0 SaS5 0 Function A single Sa bit, selected in register FRM_PR43, is sourced from either the external transmit facility data input port TFDL (FRM_PR21 bit 6 = 1) or from the internal FDLHDLC block (FRM_PR21 bit 6 = 0). The remaining Sa bits are sourced by this register bit 0bit 4 if enabled in register FRM_PR30, or transparently from the system interface*. A single Sa bit, selected in register FRM_PR43, is sourced from either the external transmit facility data input port TFDL (FRM_PR21 bit 6 = 1) or from the internal FDLHDLC block (FRM_PR21 bit 6 = 0). The remaining Sa bits are transmitted transparently from the system interface*. A single Sa bit, selected in register FRM_PR43, is sourced from either the external transmit facility data input port TFDL (FRM_PR21 bit 6 = 1) or from the internal FDLHDLC block (FRM_PR21 bit 6 = 0). The remaining Sa bits are sourced from the transmit Sa stack registers (FRM_PR31FRM_PR40) if enabled in register FRM_PR30, or transparently from the system interface*. SLC-96 Mode. Transmit SLC-96 stack and the SLC-96 interrupts are enabled. The SLC-96 FDL bits are sourced from the transmit SLC-96 stack, registers FRM_PR31 FRM_PR40. CEPT Mode. Transmit Sa stack and the Sa interrupts are enabled. The Sa bits are sourced from the transmit Sa stack (FRM_PR31FRM_PR40) if enabled in register FRM_PR30, or transparently from the system interface*. Sa[4:8] bits are transmitted from the system interface transparently through the framer*. Sa[4:8] bits are sourced by bit 0bit 4 of this register if enabled in register FRM_PR30, or transparently from the system interface*.
0 0
0 0
1 0
* Whenever bits (e.g., Si, Sa, etc.) are transmitted from the system transparently, FRM_PR29 must rst be momentarily written to 001XXXXX (binary). Otherwise, the transmit framer will not be able to locate the biframe alignment.
195
56 7
TDNF
196
SLC-96 Transmit Stack (FRM_PR31FRM_PR40) In SLC-96 frame format, registers FRM_PR31FRM_PR35 are used to source the transmit facility data link bits in the FS bit positions. The default value of these registers is 00 (hex). Table 162. SLC-96 Transmit Stack (FRM_PR31FRM_PR40) ((67F688); (C7FC88)) Register FRM_PR31 FRM_PR32 FRM_PR33 FRM_PR34 FRM_PR35 FRM_PR36 FRM_PR40 Bit 7 0 0 XC1 XC9 XM3 0 Bit 6 0 0 XC2 XC10 XA1 0 Bit 5 X-0 X-0 XC3 XC11 XA2 0 Bit 4 X-0 X-0 XC4 XS1 0 Bit 3 X-0 X-0 XC5 XS2 0 Bit 2 X-1 X-1 XC6 XS3 0 Bit 1 X-1 X-1 XC7 XM1 XS4 0 Bit 0 X-1 X-1 XC8 XM2 XSPB4=1 0
In SLC-96 frame format, the bits in registers FRM_PR31FRM_PR35 are transmitted using the format shown in Table 163. Table 163. Transmit SLC-96 FDL Format
FS= 000111000111 XC1 XC2 XC3 XC4 XC5 XC6 XC7 XC8 XC9 XC10 XC11 XSPB1 XSPB2 XSPB3 XM1 XM2 XM3 XA1 XA2 XS1 XS2 XS3 XS4 XSPB4
197
TTS16X0TTS16X2 Transmit Time Slot 16 X0X2 Bits. The content of these bits are written into CEPT signaling multiframe time slot 16 X bits. XS ALTTS16RMFA X-Bit Source. A 1 enables the TTS16X[2:0] bits to be written into CEPT time slot 16 signaling multiframe frame. A 0 transmits the X bits transparently. Automatic Line Transmit Time Slot 16 Remote Multiframe Alarm. A 1 enables the transmission of CEPT time slot 16 signaling remote multiframe alarm when the receive framer is in the loss of CEPT signaling (RTS16LMFA) state. Transmit Line Time Slot 16 Remote Multiframe Alarm. A 1 enables the transmission of CEPT time slot 16 signaling remote multiframe alarm. Transmit Line Time Slot 16 AIS. A 1 enables the transmission of CEPT time slot 16 alarm indication signal. Reserved. Write to 0.
5 6 7
TLTS16RMFA TLTS16AIS
Framer Exercise Register (FRM_PR42) This register is used for exercising the device in a test mode. In normal operation, it and should be set to 00 (hex). The default value of this register is 00 (hex). Table 165. Framer Exercise Register (FRM_PR42) (68A; C8A) Bit FEX0FEX5 FEX6 0 0 1 1 FEX7 0 1 0 1 Second Pulse Interval. 1 Second Pulse. 500 ms Pulse. 100 ms Pulse. Reserved. Description Framer Exercise Bits 05 (FEX0FEX5). See Table 166.
198
Frame-bit error & loss of frame align- All ment Loss of time slot 16 multiframe align- CEPT ment Remote frame alarm CRC bit errors D4 & DDS ESF & CEPT All All
0 0
0 0
1 1
1 1
0 0
0 1
Loss of time slot 16 multiframe align- CEPT ment 0 0 1 1 1 0 Frame-bit error & loss of frame align- All ment Change of frame alignment ESF, DDS & CEPT
Loss of time slot 16 multiframe align- CEPT ment 0 0 1 1 1 1 Excessive CRC checksum errors ESF & CEPT
199
200
STS0STS2 In DS1 mode, bit 0bit 2 program the positions of the stuffed time slots on the CHI. The content of the stuffed time slot can be programmed using register FRM_PR23. Bits 210 000 = SDDDSDDDSDDDSDDDSDDDSDDDSDDDSDDD 001 = DSDDDSDDDSDDDSDDDSDDDSDDDSDDDSDD 010 = DDSDDDSDDDSDDDSDDDSDDDSDDDSDDDSD 011 = DDDSDDDSDDDSDDDSDDDSDDDSDDDSDDDS 100 = DDDDDDDDDDDDDDDDDDDDDDDDSSSSSSSS SaFDL0 In CEPT mode, bit 0bit 2 program the Sa bit source of the facility data link. Bits 210 SaFDL2 000: Sa4 = FDL 001: Sa5 = FDL 010: Sa6 = FDL 011: Sa7 = FDL 100: Sa8 = FDL In both DS1 and CEPT modes, only the bit values shown above may be selected. SSC SLC-96 Signaling Control (DS1 Only). A 1 enables the SLC-96 9-state signaling mode. A 0 enables 16-state signaling in the SLC-96 framing mode. Reserved. Write to 0.
3 47
201
STOMP
ASM
3 4
RSI MOS_CCS
IRSM TSR-ASM
6 7
ASTSAIS TCSS
202
CMS
23
CDRS0 CDRS1
CHIMM
56 7
HWYEN
203
204
6 7
CHI Receive Control Register (FRM_PR48) The default value of this register is 00 (hex). Table 172. CHI Receive Control Register (FRM_PR48) (690; C90) Bit 05 Symbol RBYOFF0 RBYOFF5 RCE RLBIT Description Receiver Byte Offset. Combined with FRM_PR66 bit 0 (RBYOFF6), these 6 bits dene the byte offset from RCHIFS to the beginning of the next receive CHI frame on RCHIDATA. Receiver Clock Edge. A 1 (0) enables the rising (falling) edge of RCHICK to latch data on RCHIDATA. Receive Least Signicant Bit First. A 0 forces bit 0 of the time slot as the most signicant bit of the time slot. A 1 forces bit 7 of the time slot as the most signicant bit of the time slot.
6 7
205
TTSE31TTSE24 Transmit Time-Slot Enable Bits 3124. TTSE23TTSE16 Transmit Time-Slot Enable Bits 2316. TTSE15TTSE8 Transmit Time-Slot Enable Bits 158. TTSE7TTSE0 Transmit Time-Slot Enable Bits 70.
CHI Receive Time-Slot Enable Registers (FRM_PR53FRM_PR56) These four registers dene which receive CHI time slots are enabled. A 1 enables the RCHIDATA or RCHIDATAB time slots. A 0 disables the time slot and transmits the programmable idle code of register FRM_PR22 to the line in the corresponding time slot. The default value of this register is FF (hex). Table 174. CHI Receive Time-Slot Enable Registers (FRM_PR53FRM_PR56) ((695698); (C95C98)) Register FRM_PR53 FRM_PR54 FRM_PR55 FRM_PR56 Bit 70 70 70 70 Symbol Description
RTSE31RTSE24 Receive Time-Slot Enable Bits 3124. RTSE23RTSE16 Receive Time-Slot Enable Bits 2316. RTSE15RTSE8 Receive Time-Slot Enable Bits 158. RTSE7RTSE0 Receive Time-Slot Enable Bits 70.
CHI Transmit Highway Select Registers (FRM_PR57FRM_PR60) These four registers dene which transmit CHI highway TCHIDATA or TCHIDATAB contains valid data for the active time slot. A 0 enables TCHIDATA, and a 1 enables TCHIDATAB. The default value of this register is 00 (hex). Table 175. CHI Transmit Highway Select Registers (FRM_PR57FRM_PR60) ((69969C); (C99C9C)) Register FRM_PR57 FRM_PR58 FRM_PR59 FRM_PR60 Bit 70 70 70 70 Symbol THS31THS24 THS23THS16 THS15THS8 THS7THS0 Description Transmit Highway Select Bits 3124. Transmit Highway Select Bits 2316. Transmit Highway Select Bits 158. Transmit Highway Select Bits 70.
206
CHI Transmit Control Register (FRM_PR65) The default value of this register is 00 (hex). Table 177. CHI Transmit Control Register (FRM_PR65) (6A1; CA1) Bit 0 Symbol TBYOFF6 Description Transmit CHI 64-Byte Offset. A 1 enables a 64-byte offset from TCHIFS to the beginning of the next transmit CHI frame on TCHIDATA. A 0 enables a 0-byte offset (if bit 0 bit 5 of FRM_PR47 = 0). Combing bit 0bit 5 of FRM_PR47 with this bit allows programming the byte offset from 0127. Transmit CHI Double Time-Slot Mode. A 1 enables the transmit CHI double time-slot mode. In this mode, the TCHI clock runs at twice the rate of TCHIDATA. Reserved. Write to 0.
1 27
TCHIDTS
CHI Receive Control Register (FRM_PR66) The default value of this register is 00 (hex). Table 178. CHI Receive Control Register (FRM_PR66) (6A2; CA2) Bit 0 Symbol RBYOFF6 Description Receive CHI 64-Byte Offset. A 1 enables a 64-byte offset from RCHIFS to the beginning of the next receive CHI frame on RCHIDATA. A 0 enables a 0-byte offset (if bit 0 bit 5 of FRM_PR48 = 0). Combing bit 0bit 5 of FRM_PR48 with this bit allows programming the byte offset from 0127. Receive CHI Double Time-Slot Mode. A 1 enables the transmit CHI double time-slot mode. In this mode, the RCHI clock runs at twice the rate of RCHIDATA. Reserved. Write to 0.
1 27
RCHIDTS
Reserved Parameter/Control Registers Registers FRM_PR67 and FRM_PR68, addresses 6A3 and 6A4 or CA3 and CA4, are reserved. Write these registers to 0.
207
* To generate test pattern signals using this register, register FRM_PR20 must be set to 00 (hex).
208
* To generate/detect test pattern signals using this register, register FRM_PR20 must be set to 00 (hex).
209
X X X
0 1 1
1 1 0
X X X
X X X
X X X
B A X
A A X
Transmit Signaling Registers: CEPT Format (FRM_TSR0FRM_TSR31) Table 182. Transmit Signaling Registers: CEPT Format (FRM_TSR0FRM_TSR31) ((6E06FF); (CE0 CFF)) Transmit Signal Registers FRM_TSR0: IRSM Mode Only FRM_TSR1FRM_TSR15 FRM_TSR16: IRSM Mode Only FRM_TSR17FRM_TSR31 Bit 7 X P X P Bit 65 X X X X Bit 4* E0 E[1:15] E16 E[17:31] Bit 3 X D[1:15] X D[17:31] Bit 2 X C[1:15] X C[17:31] Bit 1 X B[1:15] B B[17:31] Bit 0 X A[1:15] A A[17:31]
* This bit contains the IRSM information in time slot 0. In PCS0 or PCS1 signaling mode, this bit is undened.
210
211
FLAGS
23 47
FRANSIT0 Receive ANSI Bit Code Threshold. These bits define the number of ESF ANSI bit FRANSIT3 codes needed for indicating a valid code. The default is ten (1010 (binary))*.
* The FRANSIT bits (FDL_PR0 bits 47) must be changed only following an FDL reset or when the FDL is idle.
Table 185. FDL Control Register (FDL_PR1) (801; E01) Bit 0 1 Symbol FRLB FLLB Description Remote Loopback. FRLB = 1 loops the received facility data back to the transmit facility data interface. This bit resets to 0. Local Loopback. FLLB = 1 loops transmit facility data back to the receive facility data link interface. The receive facility data link information from the framer interface is ignored. This bit resets to 0. FDL Receiver Enable. FRE = 1 activates the FDL receiver. FRE = 0 forces the FDL receiver into an inactive state. This bit resets to 0. FDL Transmitter Enable. FTE = 1 activates the FDL transmitter. FTE = 0 forces the FDL transmitter into an inactive state. This bit resets to 0. FDL Receiver Reset. FRR = 1 generates an internal pulse that resets the FDL receiver. The FDL receiver FIFO and related circuitry are cleared. The FREOF, FRF, FRIDL, and OVERRUN interrupts are cleared. This bit resets to 0. FDL Transmitter Reset. FTR = 1 generates an internal pulse that resets the FDL transmitter. The FDL transmit FIFO and related circuitry are cleared. The FTUNDABT bit is cleared, and the FTEM interrupt is set; the FTDONE bit is forced to 0 in the HDLC mode and forced to 1 in the transparent mode. This bit resets to 0. FDL Receive PRM Frames. FRPF = 1 allows the receive FDL unit to write the entire receive performance report message including the frame header and CRC data into the receive FDL FIFO. This bit resets to 0. Transmit PRM Enable. When this bit is set, the receive framer will write into the transmit FDL FIFO its performance report message data. The current second of this data is stored in the receive framers status registers. The receive framers PRM is transmitted once per second. The PRM is followed by either idles or ags transmitted after the PRM. When this bit is 0, the transmit FDL expects data from the microprocessor interface.
2 3 4
FTR
FRPF
FTPRM
212
FTEIE
FTUNDIE
FRFIE
FREOFIE
FROVIE
FRIIE
FTBCRC
213
FTIL0FTIL5 FDL Transmitter Interrupt Level. These bits specify the minimum number of empty positions in the transmit FIFO which triggers a transmitter-empty (FTEM) interrupt. Encoding is in binary; bit 0 is the least signicant bit. A code of 001010 will generate an interrupt when the transmit FIFO has ten or more empty locations. The code 000000 generates an interrupt when the transmit FIFO is empty. The number of empty transmit FIFO locations is obtained by reading the transmit FDL status register FDL_SR1. FTABT FDL Transmitter Abort. FTABT = 1 forces the transmit FDL unit to abort the frame at the last user data byte waiting for transmission. When the transmitter reads the byte tagged with FTABT, the abort sequence (01111111) is transmitted in its place. A full byte is guaranteed to be transmitted. Once set for a specic data byte, the internal FTABT status cannot be cleared by writing to this bit. Clearing this bit has no effect on a previously written FTABT. The last value written to FTABT is available for reading. FDL Transmitter Frame Complete. FTFC = 1 forces the transmit FDL unit to terminate the frame normally after the last user data byte is written to the transmit FIFO. The CRC sequence and a closing ag are appended. FTFC should be set to 1 within 1 ms of writing the last byte of the frame in the transmit FIFO. When the transmit FIFO is empty, writing two data bytes to the FIFO before setting FTCF provides a minimum of 1 ms to write FTFC = 1. Once set for a specic data byte, the internal FTFC status bit cannot be cleared by writing to this bit. Clearing this bit has no effect on a previously written FTFC. The last value written to FTFC is available for reading.
61
71
FTFC
Table 188. FDL Transmitter FIFO Register (FDL_PR4) (804; E04) Bit 07 Symbol Description
FTD0FTD7 FDL Transmit Data. The user data to be transmitted via the FDL block are loaded through this register.
Table 189. FDL Transmitter Mask Register (FDL_PR5) (805; E05) Bit 07 Symbol FTIC0 FTIC7 Description FDL Transmitter Idle Character. This character is used only in transparent mode (register FDL_PR9 bit 6 = 1). When the pattern match bit (register FDL_PR9 bit 5) is set to 1, the FDL transmit unit sends this character whenever the transmit FIFO is empty. The default is to send the 1s idle character, but any character can be programmed by the user.
214
FRIL0FRIL5 FDL Receive Interrupt Level. Bit 0bit 5 dene receiver FIFO full threshold value that will generate the corresponding FRF interrupt. FRIL = 000000 forces the receive FDL FIFO to generate an interrupt when the receive FIFO is completely full. FRIL = 001111 will force the receive FDL FIFO to generate an interrupt when the receive FIFO contains 15 or more bytes. FRANSIE Reserved. Write to 0. FDL Receiver ANSI Bit Codes Interrupt Enable. If this bit is set to 1, an interrupt pin condition is generated whenever a valid ANSI code is received.
6 7
Table 192. FDL Receiver Match Character Register (FDL_PR8) (808; E08) Bit 07 Symbol FRMC0 FRMC7 Description Receiver FDL Match Character. This character is used only in transparent mode (register FDL_PR9 bit 6 = 1). When the pattern match bit (register FDL_PR9 bit 5) is set to 1, the receive FDL unit searches the incoming bit stream for the receiver match character. Data is loaded into the receive FIFO only after this character has been identified. The byte identified as matching the receiver match character is the first byte loaded into the receive FIFO. The default is to search for a flag, but any character can be programmed by the user. The search for the receiver match character can be in a sliding window fashion (register FDL_PR9 bit 4 = 0) or only on byte boundaries (register FDL_PR9 bit 4 = 1).
215
FALOCT
FMATCH
6 7
FTM
* The octet boundary is relative the rst receive clock edge after the receiver has been enabled (ENR, FDL_PR1 bit 2 = 1).
Table 194. FDL Transmit ANSI ESF Bit Codes (FDL_PR10) (80A; E0A) Bit 05 6 7 Symbol FTANSI0 FTANSI5 FTANSI Description FDL ESF Bit-Oriented Message Data. The transmit ESF FDL bit messages are in the form 111111110X0X1X2X3X4X50, where the order of transmission is from left to right. Reserved. Write to 0. Transmit ANSI Bit Codes. When this bit is set to 1, the FDL unit will continuously transmit the ANSI code dened using register FDL_PR10 bit 0bit 5 as the ESF bit code messages. This bit must stay high long enough to ensure the ANSI code is sent at least 10 times.
216
FTEM
FTUNDABT
FRF
FREOF
FROVERUN
FRIDL
FRANSI
* If an FDL receive FIFO overrun occurs, as indicated by register FDL_SR0 bit 5 (FROVERUN) = 1, the FDL must be reset to restore proper operation of the FIFO. Following an FDL receive FIFO overrun, data extracted prior to the required reset may be corrupted.
217
Table 197. FDL Receiver Status Register (FDL_SR2) (80D; E0D) Bit 06 Symbol FRQS0 FRQS6 FEOF Description FDL Receive Queue Status. Bit 0bit 6 indicate how many bytes are in the receive FIFO, including the rst status of Frame (SF) byte. The bits are encoded in binary where bit 0 is the least signicant bit*. FDL End of Frame. When FEOF = 1, the receive queue status indicates the number of bytes up to and including the rst SF byte.
* Immediately following an FDL reset, the value in bit 0bit 6 of this status register equals the number of bytes that may be read from the FDL receive FIFO, register FDL_SR4. After the initial read of the FDL receive FIFO, the value is bit 0bit 6 of this status register is one greater than the actual number of bytes that may be read from the FIFO. Only valid FIFO bytes, as specied by this status register, may be read from the FIFO.
Received FDL ANSI Bit Codes Status Register (FDL_SR3) The 6-bit code extracted from the ANSI code 111111110X0X1X2X3X4X50 is stored in this register. Table 198. Receive ANSI FDL Status Register (FDL_SR3) (80E; E0E) B7 0 B6 0 B5 X5 B4 X4 B3 X3 B2 X2 B1 X1 B0 X0
Receive FDL FIFO Register (FDL_SR4) This FIFO stores the received FDL data. Only valid FIFO bytes indicated in register FDL_SR2 may be read. Reading nonvalid FIFO locations or reading the FIFO when it is empty will corrupt the FIFO pointer and will require an FDL reset to restore proper FDL operation. Table 199. FDL Receiver FIFO Register (FDL_SR4) (807; E07) Bit 07 Symbol Description
FRD0FRD7 FDL Receive Data. The user data received via the FDL block are read through this register.
218
Register Maps
Global Registers
Table 200. Global Register Set
CLEARON-READ (COR) READ (R) WRITE (W) COR R/W R/W R/W R/W R R R REGISTER ADDRESS (hexadecimal)
REG
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Reserved (0) Reserved (0) TID2-RSD1 (0) TID1-RSD2 (0) Reserved (0) 0 0 0
FDL2INT (0) FDL2IE (0) TSD2-RSD1 (0) TSD1-RSD2 (0) ALIE (0) 1 0 0
FRMR2INT (0) FRMR2IE (0) TID1-RSD1 (0) TID2-RSD2 (0) SECCTRL (0) 1 1 0
LIU2INT (0) LIU2IE (0) TSD1-RSD1 (0) TSD2-RSD2 (0) ITC (0) 1 1 0
Reserved (0) Reserved (0) TSD2-RID1 (0) TSD1-RID2 (0) T1-R2 (0) 0 0 0
FDL1INT (0) FDL1IE (0) TID2-RID1 (0) TID1-RID2 (0) T2-R1 (0) 1 0 0
FRMR1INT (0) FRMR1IE (0) TSD1-RID1 (0) TSD2-RID2 (0) Reserved (0) 1 1 0
LIU1INT (0) LIU1IE (0) TID1-RID1 (0) TID2-RID2 (0) Reserved (0) 0 1 1
LIU_REG
1. The logic value in parentheses below each bit denition is the default state upon completion of hardware reset. 2. These bits must be written to 1.
219
FRM_SR0 FRM_SR1 FRM_SR2 FRM_SR3 FRM_SR4 FRM_SR5 FRM_SR6 FRM_SR7 FRM_SR8 FRM_SR9 FRM_SR10 FRM_SR11 FRM_SR12 FRM_SR13 FRM_SR14 FRM_SR15 FRM_SR16 FRM_SR17 FRM_SR18 FRM_SR19 FRM_SR20 FRM_SR21 FRM_SR22 FRM_SR23 FRM_SR24 FRM_SR25 FRM_SR26 FRM_SR27 FRM_SR28 FRM_SR29 FRM_SR30 FRM_SR31 FRM_SR32 FRM_SR33 FRM_SR34 FRM_SR35
220
FRM_SR36 FRM_SR37 FRM_SR38 FRM_SR39 FRM_SR40 FRM_SR41 FRM_SR42 FRM_SR43 FRM_SR44 FRM_SR45 FRM_SR46 FRM_SR47 FRM_SR48 FRM_SR49 FRM_SR50 FRM_SR51 FRM_SR52 FRM_SR53 FRM_SR541 FRM_SR551 FRM_SR561 FRM_SR571 FRM_SR581 FRM_SR591 FRM_SR601 FRM_SR611 FRM_SR621 FRM_SR631
1. Unbracketed contents are valid for DS1 modes. Bracketed contents, [], are valid for CEPT mode.
221
FRM_RSR06 FRM_RSR1 FRM_RSR2 FRM_RSR3 FRM_RSR4 FRM_RSR5 FRM_RSR6 FRM_RSR7 FRM_RSR8 FRM_RSR9 FRM_RSR10 FRM_RSR11 FRM_RSR12 FRM_RSR13 FRM_RSR14 FRM_RSR15 FRM_RSR166 FRM_RSR17 FRM_RSR18 FRM_RSR19 FRM_RSR20 FRM_RSR21 FRM_RSR22 FRM_RSR23 FRM_RSR243 FRM_RSR253 FRM_RSR263 FRM_RSR273 FRM_RSR283 FRM_RSR293 FRM_RSR303 FRM_RSR313
1. In the CEPT IRSM signaling modes, these bits are in the 0 state and should be ignored. 2. In the DS1 robbed-bit signaling modes, these bits are copied from the corresponding transmit signaling registers. In the CEPT signaling modes, these bits are in the 0 state and should be ignored. 3. In the DS1 signaling modes, these registers contain unknown data. 4. In DS1 4-state and 2-state signaling, these bits contain unknown data. 5. In DS1 2-state signaling, these bits contain unknown data. 6. In the CEPT signaling modes, the A-, B-, C-, D-, and P-bit information of these registers contains unknown data. 7. Signies unknown data.
222
CLEARON-READ (COR) READ (R) WRITE (W) R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
REGISTER ADDRESS (hexadecimal) Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 FRAMER 1 SLCIE (0) SR1B7IE (0) SR2B7IE (0) SR3B7IE (0) SR4B7IE (0) SR5B7IE (0) SR6B7IE (0) SR7B7IE (0) LC2 (1) CRCO7 (0) ESM1 (0) EST7 (0) SEST15 (0) SEST7 (0) 0 ETRESa6-F (0) NTSa6-C (0) 0 0 AFDPLBE (0) TICRC (0) Reserved (0) SR1B6IE (0) SR2B6IE (0) SR3B6IE (0) SR4B6IE (0) SR5B6IE (0) SR6B6IE (0) SR7B6IE (0) LC1 (1) CRCO6 (0) ESM0 (0) EST6 (0) SEST14 (0) SEST6 (0) 0 ETRESa6-E (0) 0 0 0 AFDLLBE (0) TLIC (0) RSRIE (0) SR1B5IE (0) SR2B5IE (0) SR3B5IE (0) SR4B5IE (0) SR5B5IE (0) SR6B5IE (0) SR7B5IE (0) LC0 (0) CRCO5 (0) RABF (0) EST5 (0) SEST13 (0) SEST5 (0) 0 ETRESa6-8 (0) NTSa6-8 (0) 0 0 Reserved (0) TLLBOFF (0) TSRIE (0) SR1B4IE (0) SR2B4IE (0) SR3B4IE (0) SR4B4IE (0) SR5B4IE (0) SR6B4IE (0) SR7B4IE (0) FMODE4 (0) CRCO4 (0) Reserved (0) EST4 (0) SEST12 (0) SEST4 (0) 0 ETRERFA (0) 0 NTRERFA (0) 0 ALLBE (0) TLLBON (0) SR567IE (0) SR1B3IE (0) SR2B3IE (0) SR3B3IE (0) SR4B3IE (0) SR5B3IE (0) SR6B3IE (0) SR7B3IE (0) FMODE3 (0) CRCO3 (0) CNUCLBEN (0) EST3 (0) SEST11 (0) SEST3 (0) ETSLIP (0) ETRESLIP (0) NTSLIP (0) NTRESLIP (0) NTRESa6-C (0) TSAIS (0) TQRS (0) SR34IE (0) SR1B2IE (0) SR2B2IE (0) SR3B2IE (0) SR4B2IE (0) SR5B2IE (0) SR6B2IE (0) SR7B2IE (0) FMODE2 (0) CRCO2 (0) FEREN [NFFE]1 (0) EST2 (0) SEST10 (0) SEST2 (0) ETAIS (0) ETREAIS (0) NTAIS (0) NTREAIS (0) NTRESa6-F (0) Reserved (0) TPRS (0) SR2IE (0) SR1B1IE (0) SR2B1IE (0) SR3B1IE (0) SR4B1IE (0) SR5B1IE (0) SR6B1IE (0) SR7B1IE (0) FMODE1 (0) CRCO1 (0) AISM (0) EST1 (0) SEST9 (0) SEST1 (0) ETLMFA (0) ETRELMFA (0) NTLMFA (0) NTRELMFA (0) NTRESa6-E (0) ASAISTMX (0) TUFAUXP (0) SR1IE (0) SR1B0IE (0) SR2B0IE (0) SR3B0IE (0) SR4B0IE (0) SR5B0IE (0) SR6B0IE (0) SR7B0IE (0) FMODE0 (0) CRCO0 (0) SSa6M (0) EST0 (0) SEST8 (0) SEST0 (0) ETLFA (0) ETRELFA (0) NTLFA (0) NTRELFA (0) NTRESa6-8 (0) ASAIS (0) TUFAIS (0) 660 661 662 663 664 665 666 667 668 669 66A FRAMER 2 C60 C61 C62 C63 C64 C65 C66 C67 C68 C69 C6A
FRM_PR0 FRM_PR1 FRM_PR2 FRM_PR3 FRM_PR4 FRM_PR5 FRM_PR6 FRM_PR7 FRM_PR8 FRM_PR9 FRM_PR10
FRM_PR11 FRM_PR12 FRM_PR13 FRM_PR14 FRM_PR15 FRM_PR16 FRM_PR17 FRM_PR18 FRM_PR19 FRM_PR20
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
66B 66C 66D 66E 66F 670 671 672 673 674
C6B C6C C6D C6E C6F C70 C71 C72 C73 C74
223
CLEARON-READ (COR) READ (R) WRITE (W) R/W R/W R/W R/W R/W R/W R/W R/W
REGISTER ADDRESS (hexadecimal) Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
FRAMER 1 FRAMER 2
TC/R=1 (0) TLIC7 (0) SSTSC7 (0) LBC2 (0) Reserved (0) Reserved (0) TRFA (0) 0
TFDLC (0) TLIC6 (1) SSTSC6 (1) LBC1 (0) SLBC1 (0) Reserved (0) TJRFA (0) 0
TFDLSAIS (0) TLIC5 (1) SSTSC5 (1) LBC0 (0) SLBC0 (0) SYSFSM (0) AARSa6_C (0) ATERTX (0) SaS5 (0) Reserved (0) X-0 Sa4-5 X-0 Sa4-21 XC3 Sa5-5 XC11 Sa5-21 XA2 Sa6-5 Sa6-21 Sa7-5 Sa7-21 Sa8-5 Sa8-21 TLTS16RMFA (0)
TFDLLAIS (0) TLIC4 (1) SSTSC4 (1) TSLBA4 (0) STSLBA4 (0) TFM2 (0) AARSa6_8 (0) ATELTS0MFA (0) TSa8 (0) TESa8 (0) X-0 Sa4-7 X-0 Sa4-23 XC4 Sa5-7 XSPB1 = 0 Sa5-23 XS1 Sa6-7 Sa6-23 Sa7-7 Sa7-23 Sa8-7 Sa8-23 ALTTS16RMFA (0)
Reserved (0) TLIC3 (1) SSTSC3 (1) TSLBA3 (0) STSLBA3 (0) TFM1 (0) ATMX (0) ATECRCE (0) TSa7 (0) TESa7 (0) X-0 Sa4-9 X-0 Sa4-25 XC5 Sa5-9 XSPB2 = 1 Sa5-25 XS2 Sa6-9 Sa6-25 Sa7-9 Sa7-25 Sa8-9 Sa8-25 XS (0)
Reserved (0) TLIC2 (1) SSTSC2 (1) TSLBA2 (0) STSLBA2 (0) FRFRM (0) AAB0LMFA (0) TSiNF (0) TSa6 (0) TESa6 (0) X-1 Sa4-11 X-1 Sa4-27 XC6 Sa5-11 XSPB3 = 0 Sa5-27 XS3 Sa6-11 Sa6-27 Sa7-11 Sa7-27 Sa8-11 Sa8-27 TTS16X2 (0)
Reserved (0) TLIC1 (1) SSTSC1 (1) TSLBA1 (0) STSLBA1 (0) SWRESTART (0) AAB16LMFA (0) TSiF (0) TSa5 (0) TESa5 (0) X-1 Sa4-13 X-1 Sa4-29 XC7 Sa5-13 XM1 Sa5-29 XS4 Sa613 Sa6-29 Sa7-13 Sa7-29 Sa8-13 Sa8-29 TTS16X1 (0)
Reserved (0) TLIC0 (1) SSTSC0 (1) TSLBA0 (0) STSLBA0 (0) SWRESET (0) ARLFA (0) SIS, T1E (0) TSa4 (0) TESa4 (0) X-1 Sa4-15 X-1 Sa4-31 XC8 Sa5-15 XM2 Sa5-31 XSPB4 = 1 Sa6-15 Sa6-31 Sa7-15 Sa7-31 Sa8-15 Sa8-31 TTS16X0 (0)
FRM_PR29 FRM_PR30 FRM_PR31 FRM_PR32 FRM_PR33 FRM_PR34 FRM_PR35 FRM_PR36 FRM_PR37 FRM_PR38 FRM_PR39 FRM_PR40 FRM_PR41
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
SaS7 (0) TDNF (0) 0 Sa4-1 0 Sa4-17 XC1 Sa5-1 XC9 Sa5-17 XM3 Sa6-1 Sa6-17 Sa7-1 Sa7-17 Sa8-1 Sa8-17 Reserved (0)
SaS6 (0) Reserved (0) 0 Sa4-3 0 Sa4-19 XC2 Sa5-3 XC10 Sa5-19 XA1 Sa6-3 Sa6-19 Sa7-3 Sa7-19 Sa8-3 Sa8-19 TLTS16AIS (0)
67D 67E 67F 680 681 682 683 684 685 686 687 688 689
C7D C7E C7F C80 C81 C82 C83 C84 C85 C86 C87 C88 C89
224
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
FRM_PR42 FRM_PR43
FRM_PR44
R/W
68C
C8C
FRM_PR45 FRM_PR46 FRM_PR47 FRM_PR48 FRM_PR49 FRM_PR50 FRM_PR51 FRM_PR52 FRM_PR53 FRM_PR54 FRM_PR55 FRM_PR56 FRM_PR57 FRM_PR58 FRM_PR59 FRM_PR60 FRM_PR61 FRM_PR62 FRM_PR63 FRM_PR64 FRM_PR65 FRM_PR66 FRM_PR67 FRM_PR68 FRM_PR69 FRM_PR70
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
68D 68E 68F 690 691 692 693 694 695 696 697 698 699 69A 69B 69C 69D 69E 69F 6A0 6A1 6A2 6A3 6A4 6A5 6A6
C8D C8E C8F C90 C91 C92 C93 C94 C95 C96 C97 C98 C99 C9A C9B C9C C9D C9E C9F CA0 CA1 CA2 CA3 CA4 CA5 CA6
225
FRM_TSR05 FRM_TSR1 FRM_TSR2 FRM_TSR3 FRM_TSR4 FRM_TSR5 FRM_TSR6 FRM_TSR7 FRM_TSR8 FRM_TSR9 FRM_TSR10 FRM_TSR11 FRM_TSR12 FRM_TSR13 FRM_TSR14 FRM_TSR15 FRM_TSR165 FRM_TSR17 FRM_TSR18 FRM_TSR19 FRM_TSR20 FRM_TSR21 FRM_TSR22 FRM_TSR23 FRM_TSR246 FRM_TSR256 FRM_TSR266 FRM_TSR276 FRM_TSR286 FRM_TSR296 FRM_TSR306 FRM_TSR316
1. In the normal DS1 robbed-bit signaling modes, these bits dene the corresponding receive channel signaling mode and are copied into the received signaling registers. In the CEPT signaling modes, these bits are ignored. 2. In the CEPT IRSM signaling mode, E-bit information is valid. In all other CEPT modes, these bits contain unknown data. In DS1 modes, this bit contains unknown data. 3. In DS1 4-state and 2-state signaling modes, these bits contain unknown data. 4. In DS1 2-state signaling mode, these bits contain unknown data. 5. In the CEPT signaling modes, the A-, B-, C-, D-, and P-bit information of these registers contains unknown data. 6. In the DS1 signaling modes, these registers contain unknown data. 7. Signies known data.
226
FDL_PR0 FDL_PR1 FDL_PR2 FDL_PR3 FDL_PR4 FDL_PR5 FDL_PR6 FDL_PR7 FDL_PR8 FDL_PR9 FDL_PR10 FDL_SR0 FDL_SR1 FDL_SR2 FDL_SR3 FDL_SR4
227
Operating Conditions
Parameter Power Supply Power Dissipation Ambient Temperature Symbol VDD PD TA Min 3.13 40 Typ 3.30 400 Max 3.47 650 85 Unit V mW C
Handling Precautions
Although protection circuitry has been designed into this device, proper precautions should be taken to avoid exposure to electrostatic discharge (ESD) during handling and mounting. Lucent employs a human-body model (HBM) and charged-device model (CDM) for ESD-susceptibility testing and protection design evaluation. ESD voltage thresholds are dependent on the circuit parameters used in the dened model. No industry-wide standard has been adopted for the CDM. However, a standard HBM (resistance = 1500 , capacitance = 100 pF) is widely used and, therefore, can be used for comparison purposes. The HBM ESD threshold presented here was obtained by using these circuit parameters. Table 207. ESD Threshold Voltage Device T7633 Voltage >1000 V
228
Electrical Characteristics
Logic Interface Characteristics
Table 208. Logic Interface Characteristics (TA = 40 C to +85 C, VDD = 3.3 V 5%, VSS = 0) Parameter Input Voltage: Low High Input Leakage Output Voltage: Low High Input Capacitance Load Capacitance Symbol VIL VIH IL VOL VOH CI CL Test Conditions IIL = 70 A* IIH = 10 A IOL = 5.0 mA* IOH = 5.0 mA Min 0 2.0 0 VDD 0.5 Max 0.8 VDD 10 0.5 VDD 3.0 50 Unit V V A V V pF pF
* Sinking. Sourcing. 100 pF allowed for AD[7:0] (pins 86 to 79), and A[11:0] (pins 98 to 87). Notes: All buffers use TTL levels. All inputs are driven between 2.4 V and 0.4 V. An internal 50 k pull-up is provided on the 3-STATE, RESET, DS1/CEPT, FRAMER, SYSCLK, CKSEL, MPMODE, MPMUX, CS, MPCLK, JTAGTDI, JTAGTCK, and JTAGTMS pins. An internal 50 k pull-down is provided on the JTAGRST pin.
229
Outline Diagram
144-Pin TQFP
Dimensions are in millimeters.
22.00 0.20 20.00 0.20 PIN #1 IDENTIFIER ZONE
144 109
108
36
73
37
72
DETAIL A
0.05/0.15
0.106/0.200
0.08 DETAIL B
DETAIL A
5-3815(F)r.6
230
Ordering Information
Device Code T - 7633 - - - TL - DB Package 144-Pin TQFP Temperature 40 C to +85 C Comcode (Ordering Number) 108194895
231
Index
Numerics 100 ms timer 72 1-byte Frames 117 3-State Procedures 139 8 ms 72 A A bit 80, 94, 107 Aborts 116 aborts 115 Absolute Maximum Ratings 228 AIS 102, 106 Alarm Filter Register 185 Alarm Indication Signal 35 alarm indication signal 62, 92 Alarm Register 159 alternate mark inversion 52 AMI 52 AMI Encoding 52 Analog Loss of Signal 30, 31 Analog Loss of Signal (ALOS) 28 Analog Loss of Signal (ALOS) Alarm 28 ANSI 108 ASM 85 ASM time-slot format 86 Associated Signaling Mode 85, 128 Automatic AIS 188 Automatic and On-Demand Commands 106 automatically transmitting E bits 79 auxiliary pattern 102 B B8ZS 27 B8ZS Encoding 53 Basic Frame Structure 66, 67 Bellcore 108 biframe alignment 79, 80 Binary 8 Zero Code Suppression 53 Bipolar Violation Counter Register 173 bit destuffing 115 bit offset 132 bit stuffing 115 BLB 99 Blue alarm 92 Board loopback 99 boundary scan 135 Boundary-Scan Register 139 Boundary-Scan Test Logic 135 BYPASS 139 BYPASS Register 139 BYPASS register 135 Bypassing 47, 229
232
Index (continued)
D D4 57 D4 Frame Format 57 data link interface 81 Data Recovery 26 DDS 58 default mode 52 Delay 45 Device ID and Version Registers 157 diagnostic loopback modes 120 Digital Data Service 58 Digital Local Loopback (DLLOOP) 44 Digital Loss of Signal 30, 31 Digital Loss of Signal (DLOS) 28 Digital Loss of Signal (DLOS) Alarm 28 double CRC-4 multiframe 82 DS0 55 DS1 55 Alternate Mark Inversion (AMI) 52 Binary 8 Zero Code Suppression (B8ZS) 53 Zero Code Suppression (ZCS) 53 DSX-1 Transmitter Pulse Template and Specifications 37 DUAL 27 E E bit 106 E Bit at NT1 from NT2 Counter Register 174 E bits 70 E-bit 94 E-Bit Counter Register 174 E-bit monitoring 71 elastic store buffers 122 Electrical Characteristics 229 electrostatic discharge 228 error events 97 Errored Event Threshold Definition 185 Errored Second Threshold Register 186 ESF 61 ESF bit-oriented messages 109, 114 ET Bursty Errored Seconds Counter 175 ET Errored Seconds Counter 175 ET Severely Errored Seconds Counter 175 ET Unavailable Seconds Counter 175 ET1 Errored Event Enable Register 186 ET1 Remote End Errored Event Enable Register 187 ET-RE Bursty Errored Seconds Counter 175 ET-RE Errored Seconds Counter 175 ET-RE Severely Errored Seconds Counter 175 ET-RE Unavailable Seconds Counter 176 Exchange Termination and Exchange Termination Remote End Interface Status Register 171 Extended Superframe 61 EXTEST 138 Lucent Technologies Inc.
233
Index (continued)
G Generated (Intrinsic) Jitter 40 Global Internal Interface Control Register 157 Global Loopback Contol Register 156 Global Loopback Control Register 156 Global Register Architecture 154 Global Register Set 154 Global Register Structure 155 Global Terminal Control Register 157 H Handling Precautions 228 HDB3 27 HDB3 Coding 54 HDLC Operation 115 High-Impedance State 45 Highway Enable 126 HIGHZ 138 human-body model 228 I IDCODE 138 IDCODE Register 139 IDCODE register 135 idle code 86, 103 Idles 116 idles 115 In-Circuit Testing 45 instruction register 138 Interrupt Enable Register 159 Interrupt Generation 149 Interrupt Group Enable Registers 180 Interrupt Status Register 165 interworking 168 IRSM Signaling 77 ITU 66 ITU Rec. 0.151 102 ITU Rec. 706 Annex B 74 ITU Rec. G.704 Section 2.3.1 67 ITU Rec. G.704 Section 2.3.3.1 70 ITU Rec. G.704 Section 2.3.3.4 79 ITU Rec. G.704 Section 2.3.3.5.2 71 ITU Rec. G.704 Section 2.3.3.5.3 71 ITU Rec. G.706 Annex C 67 ITU Rec. G.706 Section 4.1.1 69 ITU Rec. G.706 Section 4.2 72, 74 ITU Rec. G.706 Section 4.3.2 69 ITU Rec. G.706 Section B.2.2 79 ITU Rec. G.706 Section B.2.3 74 ITU Rec. G.706.4.1.2 69 ITU Rec. G.732 Section 5.2 78 ITU Rec. G.775 93 ITU-T standard polynomial 117 234
Index (continued)
M Maintenance LoopBack and Transmission Modes 99, 100, 101 match bit 119 Microprocessor Clock (MPCLK) Specifications 142 microprocessor interface 140 microprocessor modes 140 MPMODE 140 MPMUX 140 N negative slip 93 Network Termination and Network Termination Remote End Interface Status Register 172 no CRC-4 79 NOT FAS 80 NOT FAS frames 67 NOT FAS Sa Stack Source and Destination 82, 83, 84 NOT FAS Sa4 bit Sources 80 NT1 Bursty Errored Seconds Counter 176 NT1 Errored Event Enable Register 187 NT1 Errored Seconds Counter 176 NT1 Remote End Errored Event Enable Register 187 NT1 Severely Errored Seconds Counter 176 NT1 Unavailable Seconds Counter 176 NT1-RE Bursty Errored Seconds Counter 177 NT1-RE Errored Seconds Counter 176 NT1-RE Severely Errored Seconds Counter 177 NT1-RE Unavailable Seconds Counter 177 O Operating Conditions 228 Ordering 231 Ordering Information 231 Outline Diagram 230 Output Pulse Generation 34 P Parameters 126, 127, 128 Payload loopback 99 performance report message 108, 115 Performance Report Messages 110 performance report messages 114 phase-lock 122 PLLB 100 positive slip 93 Power Supply 47, 229 Powerdown 45 Primary Block Interrupt Enable Register 155 Primary Block Interrupt Status Register 155 Principle of the Boundary Scan 135 PRM 110 pseudorandom test pattern 102 Pulse Template 37, 38, 39 Lucent Technologies Inc.
235
Index (continued)
S Sa bits 80, 81 Sa Bits Sourcing Decoding 195 Sa Facility Data Link Access 81 Sa stack 80, 82 Sa4Sa8 Control Register 196 Sa4Sa8 Source Register 195 Sa6 code monitoring 71 Sa6 codes 95, 96 Sa6 patterns 95 SAMPLE/PRELOAD 138 Secondary Loopback Control 191 secondary loopback modes 100 Secondary System Time-Slot Loopback Address 191 Secondary-single time-slot line loopback 100 Secondary-single time-slot system loopback 100 Severely Errored Second Threshold Register 186 Si bit 79 Si bits in frames 13 and 15 79 Si-Bit Source Register 198 Signaling Access 85 Signaling Mode Register 202 Single Rail 52 Single time-slot line loopback (STSLLB) 99 Single time-slot system loopback (STSSLB) 99 SLC-96 58 SLC-96 9-State Signaling 64 SLC-96 Data Link Block Format 59 SLC-96 FDL Receive Stack 178 SLC-96 FDL stack 60 SLC-96 Transmit Stack 197 SLIP 93 spurious frame alignment 72 status of frame (SF) byte 112 status registers 91 STSLLB 99 STSSLB 99 Stuffed Time Slots 128 System Frame Sync Mask Source 192 System Interface Control Register 201 System Time-Slot Loopback Address 190 T T1 Frame Recovery Alignment Algorithms 63 T1 Frame Structure 55 T1 framing formats 128 T1 Framing Structures 55 T1 Robbed-Bit Signaling 64, 65 T1 stuffed channels 86 T1.403-1995 108 TAP 135 test access port 135 test access port controller 136 236
Notes
237
For additional information, contact your Microelectronics Group Account Manager or the following: INTERNET: http://www.lucent.com/micro E-MAIL: [email protected] N. AMERICA: Microelectronics Group, Lucent Technologies Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18103 1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106) ASIA PACIFIC: Microelectronics Group, Lucent Technologies Singapore Pte. Ltd., 77 Science Park Drive, #03-18 Cintech III, Singapore 118256 Tel. (65) 778 8833, FAX (65) 777 7495 CHINA: Microelectronics Group, Lucent Technologies (China) Co., Ltd., A-F2, 23/F, Zao Fong Universe Building, 1800 Zhong Shan Xi Road, Shanghai 200233 P. R. China Tel. (86) 21 6440 0468, ext. 316, FAX (86) 21 6440 0652 JAPAN: Microelectronics Group, Lucent Technologies Japan Ltd., 7-18, Higashi-Gotanda 2-chome, Shinagawa-ku, Tokyo 141, Japan Tel. (81) 3 5421 1600, FAX (81) 3 5421 1700 EUROPE: Data Requests: MICROELECTRONICS GROUP DATALINE: Tel. (44) 1189 324 299, FAX (44) 1189 328 148 Technical Inquiries: GERMANY: (49) 89 95086 0 (Munich), UNITED KINGDOM: (44) 1344 865 900 (Bracknell), FRANCE: (33) 1 41 45 77 00 (Paris), SWEDEN: (46) 8 600 7070 (Stockholm), FINLAND: (358) 9 4354 2800 (Helsinki), ITALY: (39) 2 6601 1800 (Milan), SPAIN: (34) 1 807 1441 (Madrid)
Lucent Technologies Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information. SLC is a registered trademark of Lucent Technologies, Inc.
Copyright 1998 Lucent Technologies Inc. All Rights Reserved Printed in U.S.A.