Isl 95839
Isl 95839
Isl 95839
Applications
• IMVP-7/VR12 compliant computers
Vin
VR2
Vin
0.86
0.85
0.84
Vin 0.83
VIN = 12V
0.82
VIN = 8V
0.81
0.80
0 6 12 18 24 30 36 42 48 54 60 66
IOUT (A)
Table of Contents
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Pin Configuration. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Pin Descriptions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Simplified Application Circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Thermal Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Recommended Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Electrical Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Gate Driver Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Theory of Operation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Multiphase R3™ Modulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Diode Emulation and Period Stretching . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Start-up Timing. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Voltage Regulation and Load Line Implementation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Current Monitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Differential Voltage Sensing. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Phase Current Balancing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
CCM Switching Frequency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Modes of Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Dynamic Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
VR_HOT#/ALERT# Behavior . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
FB2 Function . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Adaptive Body Diode Conduction Time Reduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Protections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Supported Data and Configuration Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Key Component Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Inductor DCR Current-Sensing Network . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Resistor Current-Sensing Network . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .24
Overcurrent Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Compensator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Programming Resistors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Current Balancing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Slew Rate Compensation Circuit for VID Transition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Layout Guidelines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Typical Performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
Revision History. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
About Intersil . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
Package Outline Drawing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Ordering Information
PART NUMBER TEMP. RANGE PACKAGE PKG.
(Notes 1, 2, 3) PART MARKING (°C) (Pb-Free) DWG. #
NOTES:
1. Add “-T*” suffix for tape and reel. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte
tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil
Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information page for ISL95839. For more information on MSL please see techbrief TB363.
Pin Configuration
ISL95839
(40 LD TQFN)
TOP VIEW
UGATE1G
PHASE1G
LGATE1G
PGOODG
BOOT1G
ISUMNG
COMPG
VR_ON
RTNG
FBG
40 39 38 37 36 35 34 33 32 31
ISUMPG 1 30 BOOT2
IMONG 2 29 UGATE2
IMON 3 28 PHASE2
NTCG 4 27 LGATE2
SCLK 5 GND PAD 26 VCCP
ALERT# 6 (BOTTOM) 25 VDD
SDA 7 24 PWM3
VR_HOT# 8 23 LGATE1
FB2 9 22 PHASE1
NTC 10 21 UGATE1
11 12 13 14 15 16 17 18 19 20
ISEN2
ISEN1
RTN
FB
ISEN3
ISUMP
ISUMN
COMP
BOOT1
PGOOD
Pin Descriptions
PIN # SYMBOL DESCRIPTION
4 NTCG The second thermistor input to VR_HOT# circuit. Use it to monitor VR2 temperature.
5, 6, 7 SCLK, ALERT#, Communication bus between the CPU and the VRs.
SDA
8 VR_HOT# Open drain thermal overload output indicator. Can be considered part of communication bus with CPU.
9 FB2 There is a switch between the FB2 pin and the FB pin. The switch is on when VR1 is in 3-phase and 2-phase mode and is off
in 1-phase mode. The components connecting to FB2 are used to adjust the compensation in 1-phase mode to achieve
optimum performance for VR1.
10 NTC One of the thermistor inputs to VR_HOT# circuit. Use it to monitor VR1 temperature.
12 ISEN2 Individual current sensing for VR1 Phase 2. When ISEN2 and PWM3 are both pulled to 5V VDD, the controller will disable VR1
Phases 3 and 2.
17 FB This pin is the inverting input of the error amplifier for VR1.
18 COMP This pin is the output of the error amplifier for VR1. Also, a resistor from this pin to GND programs IMAX for VR1, and VBOOT
for both VR1 and VR2.
19 PGOOD Power-Good open-drain output indicating when VR1 is able to supply regulated voltage. Pull up externally with a 680Ω resistor
to VCCP or 1.9kΩ to 3.3V.
20 BOOT1 Connect an MLCC capacitor across the BOOT1 and the PHASE1 pins. The boot capacitor is charged through an internal boot
diode connected from the VCCP pin to the BOOT1 pin, each time the PHASE1 pin drops below VCCP minus the voltage
dropped across the internal boot diode.
21 UGATE1 Output of VR1 Phase-1 high-side MOSFET gate driver. Connect the UGATE1 pin to the gate of the Phase-1 high-side MOSFET.
22 PHASE1 Current return path for the VR1 Phase-1 high-side MOSFET gate driver. Connect the PHASE1 pin to the node consisting of the
high-side MOSFET source, the low-side MOSFET drain, and the output inductor of VR1 Phase 1.
23 LGATE1 Output of VR1 Phase-1 low-side MOSFET gate driver. Connect the LGATE1 pin to the gate of VR1 Phase-1 low-side MOSFET.
24 PWM3 PWM output for VR1 Phase 3. When PWM3 is pulled to 5V VDD, the controller will disable VR1 Phase 3.
27 LGATE2 Output of VR1 Phase-2 low-side MOSFET gate driver. Connect the LGATE2 pin to the gate of VR1 Phase-2 low-side MOSFET.
28 PHASE2 Current return path for VR1 Phase-2 high-side MOSFET gate driver. Connect the PHASE2 pin to the node consisting of the
high-side MOSFET source, the low-side MOSFET drain, and the output inductor of VR1 Phase 2.
29 UGATE2 Output of VR1 Phase-2 high-side MOSFET gate driver. Connect the UGATE2 pin to the gate of VR1 Phase-2 high-side MOSFET.
30 BOOT2 Connect an MLCC capacitor across the BOOT2 and the PHASE2 pins. The boot capacitor is charged through an internal boot
diode connected from the VCCP pin to the BOOT2 pin, each time the PHASE2 pin drops below VCCP minus the voltage
dropped across the internal boot diode.
31 BOOT1G Connect an MLCC capacitor across the BOOT1G and the PHASE1G pins. The boot capacitor is charged through an internal
boot diode connected from the VCCP pin to the BOOT1G pin, each time the PHASE1G pin drops below VCCP minus the voltage
dropped across the internal boot diode.
32 UGATE1G Output of VR2 Phase-1 high-side MOSFET gate driver. Connect the UGATE1G pin to the gate of VR2 Phase-1 high-side MOSFET.
33 PHASE1G Current return path for VR2 Phase-1 high-side MOSFET gate driver. Connect the PHASE1G pin to the node consisting of the
high-side MOSFET source, the low-side MOSFET drain, and the output inductor of VR2 Phase 1.
34 LGATE1G Output of VR2 Phase-1 low-side MOSFET gate driver. Connect the LGATE1G pin to the gate of VR2 Phase-1 low-side MOSFET.
35 VR_ON Controller enable input. A high level logic signal on this pin enables the controller.
36 PGOODG Power-Good open-drain output indicating when VR2 is able to supply regulated voltage. Pull-up externally with a 680Ω
resistor to VCCP or 1.9kΩ to 3.3V.
37 COMPG This pin is the output of the error amplifier for VR2. Also, a resistor from this pin to GND programs IMAX for VR2 and TMAX for
both VR1 and VR2.
38 FBG This pin is the inverting input of the error amplifier for VR2.
40, 1 ISUMNG and VR2 droop current sense input. When ISUMNG is pulled to 5V VDD, all the communication to VR2 is disabled.
ISUMPG
Bottom GND Signal common of the IC. Unless otherwise stated, signals are referenced to the GND pin. In addition, it is the return path for
Pad all the low-side MOSFET gate drivers. It should also be used as the thermal pad for heat removal.
Block Diagram
COMPG
+
RTNG +
E/A BOOT1G
FBG _
VR2
DRIVER UGATE1G
IDROOPG MODULATOR
PHASE1G
ISUMPG +
CURRENT
_ SENSE
ISUMNG
DRIVER LGATE1G
PGOODG
IMONG OC FAULT
OV FAULT
NTCG
TEMP T_MONITOR
NTC
MONITOR
VDD
VR_HOT#
VCCP
IMAX
VBOOT PROG
TMAX
SET (A/D)
IDROOPG
VR_ON A/D IDROOP
DAC2
SDA
DIGITAL D/A DAC1
PWM3
INTERFACE
ALERT# MODE2
MODE MODE1 BOOT2
SCLK
VREADY
DRIVER UGATE2
PHASE2
COMP
+
DRIVER LGATE2
+ VR1
RTN +
MODULATOR
E/A
FB _
FB2
BOOT1
CIRCUIT
FB2 IDROOP
DRIVER UGATE1
ISUMP +
CURRENT
PHASE1
_ SENSE
ISUMN
ISEN2 CURRENT
BALANCING
OC FAULT
PGOOD
ISEN1
IBAL FAULT
OV FAULT
IMON GND
Vin
VDD VCCP
Rntcg
NTCG BOOT1G
oC
UGATE1G L4
GT Vcore
PGOODG PGOODG PHASE1G
LGATE1G
COMPG ISUMPG
Rng
Rsum4
RCOMPG Cng oC
Rig Vsumng
FBG ISUMNG
Cvsumng
Rdroopg Rimong
IMONG
Cimong
V+5
VCCSENSEG Vin
VSSSENSEG RTNG
VCC L3
UGATE
FCCM
PHASE
ISL6208
PWM3 BOOT
PWM LGATE
SDA SDA GND
ALERT# ALERT# BOOT2
SCLK SCLK
ISL95839 UGATE2 L2
CPU Vcore
PHASE2
LGATE2
Rntc
NTC BOOT1
oC
UGATE1 L1
VR_HOT# VR_HOT# PHASE1
PGOOD PGOOD
VR_ON VR_ON LGATE1
Rsum3
FB2 ISUMP
Rsum2
Rn
Cn oC
COMP Rsum1
RCOMP Ri Vsumn
ISUMN
Cvsumn
FB Cisen1 Cisen2 Cisen3 Risen3
Rdroop ISEN3
Risen2
ISEN2
Risen1
ISEN1
VCCSENSE
VSSSENSE RTN Rimon
IMON
GND
Cimon
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product
reliability and result in failures not covered by warranty.
NOTES:
4. JA is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See Tech
Brief TB379.
5. For JC, the “case temp” location is the center of the exposed metal pad on the package underside.
Electrical Specifications Operating Conditions: VDD = 5V, TA = -10°C to +100°C, fSW = 300kHz, unless otherwise noted. Boldface limits
apply over the operating temperature range, -10°C to +100°C
MIN MAX
PARAMETER SYMBOL TEST CONDITIONS (Note 6) TYP (Note 6) UNITS
INPUT POWER SUPPLY
+5V Supply Current IVDD VR_ON = 1V 6.4 8.0 mA
VR_ON = 0V 1 µA
POWER-ON-RESET THRESHOLDS
VDD Power-On-Reset Threshold VDDPORr VDD rising 4.35 4.5 V
VDDPORf VDD falling 4.00 4.15 V
VIN Power-On-Reset Threshold VINPOR 4.40 4.75 V
SYSTEM AND REFERENCES
System Accuracy %Error (VOUT) No load; closed loop, active mode range,
VID = 0.75V to 1.52V, -0.5 +0.5 %
VID = 0.5V to 0.745V -6 +6 mV
VID = 0.25V to 0.495V -10 +10 mV
Internal VBOOT 1.0945 1.100 1.1055 V
Maximum Output Voltage VOUT(max) VID = [11111111] 1.52 V
Minimum Output Voltage VOUT(min) VID = [00000001] 0.25 V
CHANNEL FREQUENCY
300kHz Configuration fSW_300k 277 300 323 kHz
350kHz Configuration fSW_350k 324 350 376 kHz
400kHz Configuration fSW_400k 370 400 430 kHz
450kHz Configuration fSW_450k 412 445 478 kHz
AMPLIFIERS
Current-Sense Amplifier Input Offset IFB = 0A -0.2 +0.2 mV
Error Amp DC Gain AV0 90 dB
Error Amp Gain-Bandwidth Product GBW CL = 20pF 18 MHz
Electrical Specifications Operating Conditions: VDD = 5V, TA = -10°C to +100°C, fSW = 300kHz, unless otherwise noted. Boldface limits
apply over the operating temperature range, -10°C to +100°C (Continued)
MIN MAX
PARAMETER SYMBOL TEST CONDITIONS (Note 6) TYP (Note 6) UNITS
ISEN
Imbalance Voltage Maximum of ISENs - Minimum of ISENs 1 mV
Input Bias Current 20 nA
POWER-GOOD AND PROTECTION MONITORS
PGOOD Low Voltage VOL IPGOOD = 4mA 0.15 0.4 V
PGOOD Leakage Current IOH PGOOD = 3.3V 1 µA
PGOOD Delay tpgd 2.6 ms
ALERT# Low 7 12 Ω
VR_HOT# Low 7 12 Ω
ALERT# Leakage Current 1 µA
VR_HOT# Leakage Current 1 µA
CURRENT MONITOR
IMON and IMONG Output Current IIMON ISUM- pin current = 40µA 9.7 10 10.3 µA
ISUM- pin current = 20µA 4.8 5 5.2 µA
ISUM- pin current = 4µA 0.875 1 1.125 µA
ICCMAX Alert Trip Voltage VIMONMAX Rising 1.2 V
ICCMAX Alert Reset Voltage Falling 1.14 V
IMON Voltage Clamp 1.8 V
GATE DRIVER
UGATE Pull-Up Resistance RUGPU 200mA Source Current 1.0 1.5 Ω
UGATE Source Current IUGSRC UGATE - PHASE = 2.5V 2.0 A
UGATE Sink Resistance RUGPD 250mA Sink Current 1.0 1.5 Ω
UGATE Sink Current IUGSNK UGATE - PHASE = 2.5V 2.0 A
LGATE Pull-Up Resistance RLGPU 250mA Source Current 1.0 1.5 Ω
LGATE Source Current ILGSRC LGATE - VSSP = 2.5V 2.0 A
LGATE Sink Resistance RLGPD 250mA Sink Current 0.5 0.9 Ω
LGATE Sink Current ILGSNK LGATE - VSSP = 2.5V 4.0 A
UGATE to LGATE Deadtime tUGFLGR UGATE falling to LGATE rising, no load 17 ns
LGATE to UGATE Deadtime tLGFUGR LGATE falling to UGATE rising, no load 29 ns
BOOTSTRAP SWITCH
On Resistance RF 15 Ω
Reverse Leakage IR VR = 25V 0.2 µA
PROTECTION
Overvoltage Threshold OVH VSEN rising above setpoint for >1µs 145 175 200 mV
Current Imbalance Threshold (VR1) One ISEN above another ISEN for >3.2ms 23 mV
VR1 Overcurrent Threshold 3-Phase - PS0 and 1-Phase - all states 56 60 64 µA
3-Phase - PS1 37 40 43 µA
3-Phase - PS2 18 20 22 µA
2-Phase - PS0 56 60 64 µA
2-Phase - PS1 and PS2 27 30 33 µA
VR2 Overcurrent Threshold 1-Phase - all states 56 60 64 µA
Electrical Specifications Operating Conditions: VDD = 5V, TA = -10°C to +100°C, fSW = 300kHz, unless otherwise noted. Boldface limits
apply over the operating temperature range, -10°C to +100°C (Continued)
MIN MAX
PARAMETER SYMBOL TEST CONDITIONS (Note 6) TYP (Note 6) UNITS
LOGIC THRESHOLDS
VR_ON Input Low VIL 0.3 V
VR_ON Input High VIH 0.7 V
PWM3
PWM Output Low V0L Sinking 5mA 1.0 V
PWM Output High V0H Sourcing 5mA 3.5 4.2 V
PWM Tri-State Leakage PWM = 2.5V 1 µA
NTC and NTCG
NTC Source Current NTC = 1.3V 58 60 62 µA
VR_HOT# Trip Voltage (VR1 and VR2) Falling 0.881 0.893 0.905 V
VR_HOT# Reset Voltage Rising 0.924 0.936 0.948 V
(VR1 and VR2)
Therm_Alert Trip Voltage Falling 0.920 0.932 0.944 V
(VR1 and VR2)
Therm_Alert Reset Voltage Rising 0.962 0.974 0.986 V
(VR1 and VR2)
INPUTS
VR_ON Leakage Current IVR_ON VR_ON = 0V -1 0 µA
VR_ON = 1V 3.5 6 µA
SCLK, SDA Leakage VR_ON = 0V, SCLK and SDA = 0V and 1V -1 1 µA
VR_ON = 1V, SCLK and SDA = 1V -2 1 µA
VR_ON = 1V, SDA = 0V -21 µA
VR_ON = 1V, SCLK= 0V -42 µA
SLEW RATE (For VID Change)
Fast Slew Rate 10 mV/µs
Slow Slew Rate 2.5 mV/µs
NOTE:
6. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.
tLGFUGR tFU
tRU
UGATE 1V
LGATE 1V
tRL
tFL tUGFLGR
Theory of Operation than conventional hysteretic mode and fixed PWM mode
controllers. Unlike conventional hysteretic mode converters, the
Multiphase R3™ Modulator ISL95839 uses an error amplifier that allows the controller to
maintain a 0.5% output voltage accuracy.
The ISL95839 is a multiphase regulator implementing Intel™
IMVP-7/VR12™ protocol. It has two voltage regulators, VR1 and
VR2, on one chip. VR1 can be programmed for 1-, 2- or 3-phase VW MASTER CLOCK CIRCUIT
MASTER
operation, and VR2 is 1-phase operation. The following description MASTER COMP CLOCK Clock1
Phase
is based on VR1, but also applies to VR2 because they are based CLOCK Vcrm Sequencer
Clock2
Clock3
on the same architecture.
gmVo Crm
The ISL95839 uses Intersil patented R3™ (Robust Ripple
Regulator™) modulator. The R3™ modulator combines the best SLAVE CIRCUIT 1
L1
features of fixed frequency PWM and hysteretic PWM while VW
Clock1 S PWM1 Phase1 Vo
Q
eliminating many of their shortcomings. Figure 4 conceptually R
IL1 Co
shows the multiphase R3™ modulator circuit, and Figure 5 shows
the operation principles. Vcrs1
gm
Inside the IC, the modulator uses the master clock circuit to Crs1
generate the clocks for the slave circuits. The modulator SLAVE CIRCUIT 2
discharges the ripple capacitor Crm with a current source equal L2
Clock2 S PWM2 Phase2
to gmVo, where gm is a gain factor. Crm voltage Vcrm is a VW Q
R
sawtooth waveform traversing between the VW and COMP IL2
voltages. It resets to VW when it hits COMP, and generates a
Vcrs2
one-shot master clock signal. A phase sequencer distributes the gm
master clock signal to the slave circuits. If VR1 is in 3-phase Crs2
mode, the master clock signal will be distributed to the three
SLAVE CIRCUIT 3
phases, and the Clock1~3 signals will be 120° out-of-phase. If L3
Clock3 S PWM3 Phase3
VR1 is in 2-phase mode, the master clock signal will be VW Q
R
distributed to Phases 1 and 2, and the Clock1 and Clock2 signals IL3
will be 180° out-of-phase. If VR1 is in 1-phase mode, the master
clock signal will be distributed to Phase 1 only and will be the Vcrs3
gm
Clock1 signal. Crs3
Each slave circuit has its own ripple capacitor Crs, whose voltage
mimics the inductor ripple current. A gm amplifier converts the
inductor voltage into a current source to charge and discharge FIGURE 4. R3™ MODULATOR CIRCUIT
Crs. The slave circuit turns on its PWM pulse upon receiving the
clock signal, and the current source charges Crs. When Crs
voltage VCrs hits VW, the slave circuit turns off the PWM pulse,
and the current source discharges Crs.
Since the controller works with Vcrs, which are large-amplitude
and noise-free synthesized signals, it achieves lower phase jitter
VW
rises as the COMP voltage rises, making the PWM pulses wider.
During load release response, the COMP voltage falls. It takes
Vcrm HYSTERETIC
W INDOW the master clock circuit longer to generate the next master clock
COMP
signal so the PWM pulse is held off until needed. The VW voltage
falls as the COMP voltage falls, reducing the current PWM pulse
Master width. This kind of behavior gives the controller excellent
Clock response speed.
Clock1 The fact that all the phases share the same VW window voltage
also ensures excellent dynamic current balance among phases.
PW M1
Diode Emulation and Period Stretching
Clock2
PW M2
Clock3 Phase
PW M3
VW UGATE
LGATE
IL
FIGURE 5. R3™ MODULATOR OPERATION PRINCIPLES IN
STEADY STATE
FIGURE 7. DIODE EMULATION
PWM1
If the load current is light enough, as Figure 7 shows, the inductor
current will reach and stay at zero before the next phase node
Clock2 pulse and the regulator is in discontinuous conduction mode
PWM2 (DCM). If the load current is heavy enough, the inductor current
will never reach 0A, and the regulator is in CCM although the
Clock3 controller is in DE mode.
PWM3
Figure 8 shows the operation principle in diode emulation mode at
light load. The load gets incrementally lighter in the three cases
VW
from top to bottom. The PWM on-time is determined by the VW
window size, therefore is the same, making the inductor current
triangle the same in the three cases. The controller clamps the
master ripple capacitor voltage Vcrm and the slave ripple capacitor
Vcrs1 voltage Vcrs in DE mode to make it mimic the inductor current. It
Vcrs3
Vcrs2 takes the Vcrm longer to hit COMP, naturally stretching the
switching period. The inductor current triangles move further apart
FIGURE 6. R3™ MODULATOR OPERATION PRINCIPLES IN LOAD from each other such that the inductor current average value is
INSERTION RESPONSE equal to the load current. The reduced switching frequency helps
increase light load efficiency.
Figure 6 shows the operation principles during load insertion
response. The COMP voltage rises during load insertion,
generating the master clock signal more quickly, so the PWM
pulses turn on earlier, increasing the effective switching
frequency, which allows for higher control loop bandwidth than
conventional fixed frequency PWM controllers. The VW voltage
0 0 0 0 0 0 0 0 0 0 0.00000
iL
0 0 0 0 0 0 0 1 0 1 0.25000
0 0 0 0 0 1 0 0 0 4 0.26500
0 0 0 0 0 1 0 1 0 5 0.27000
iL
0 0 0 0 0 1 1 0 0 6 0.27500
DEEP DCM
VW 0 0 0 0 0 1 1 1 0 7 0.28000
Vcrs
0 0 0 0 1 0 0 0 0 8 0.28500
0 0 0 0 1 0 0 1 0 9 0.29000
iL
0 0 0 0 1 0 1 0 0 A 0.29500
0 0 0 0 1 0 1 1 0 B 0.30000
FIGURE 8. PERIOD STRETCHING
0 0 0 0 1 1 0 0 0 C 0.30500
Start-up Timing 0 0 0 0 1 1 0 1 0 D 0.31000
With the controller's VDD voltage above the POR threshold, the 0 0 0 0 1 1 1 0 0 E 0.31500
start-up sequence begins when VR_ON exceeds the logic high
threshold. Figure 9 shows the typical start-up timing of VR1 and 0 0 0 0 1 1 1 1 0 F 0.32000
VR2. The controller uses digital soft-start to ramp-up DAC to the 0 0 0 1 0 0 0 0 1 0 0.32500
voltage programmed by the SetVID command. PGOOD is asserted
high and ALERT# is asserted low at the end of the ramp up. Similar 0 0 0 1 0 0 0 1 1 1 0.33000
results occur if VR_ON is tied to VDD, with the soft-start sequence 0 0 0 1 0 0 1 0 1 2 0.33500
starting 2.6ms after VDD crosses the POR threshold.
0 0 0 1 0 0 1 1 1 3 0.34000
0 0 0 1 0 1 0 0 1 4 0.34500
VDD
0 0 0 1 0 1 0 1 1 5 0.35000
VR_ON SLEW RATE
2.5mV/µs VID 0 0 0 1 0 1 1 0 1 6 0.35500
VID
COMMAND
2.6ms VOLTAGE 0 0 0 1 0 1 1 1 1 7 0.36000
DAC 0 0 0 1 1 0 0 0 1 8 0.36500
0 0 0 1 1 0 0 1 1 9 0.37000
PGOOD
0 0 0 1 1 0 1 1 1 B 0.38000
FIGURE 9. VR1 SOFT-START WAVEFORMS
0 0 0 1 1 1 0 0 1 C 0.38500
0 0 1 0 0 1 0 0 2 4 0.42500
0 0 1 0 0 1 0 1 2 5 0.43000
0 0 1 0 0 1 1 0 2 6 0.43500
0 0 1 0 0 1 1 1 2 7 0.44000 0 1 0 0 1 1 1 0 4 E 0.63500
0 0 1 0 1 0 0 0 2 8 0.44500 0 1 0 0 1 1 1 1 4 F 0.64000
0 0 1 0 1 0 0 1 2 9 0.45000 0 1 0 1 0 0 0 0 5 0 0.64500
0 0 1 0 1 0 1 0 2 A 0.45500 0 1 0 1 0 0 0 1 5 1 0.65000
0 0 1 0 1 0 1 1 2 B 0.46000 0 1 0 1 0 0 1 0 5 2 0.65500
0 0 1 0 1 1 0 0 2 C 0.46500 0 1 0 1 0 0 1 1 5 3 0.66000
0 0 1 0 1 1 0 1 2 D 0.47000 0 1 0 1 0 1 0 0 5 4 0.66500
0 0 1 0 1 1 1 0 2 E 0.47500 0 1 0 1 0 1 0 1 5 5 0.67000
0 0 1 0 1 1 1 1 2 F 0.48000 0 1 0 1 0 1 1 0 5 6 0.67500
0 0 1 1 0 0 0 0 3 0 0.48500 0 1 0 1 0 1 1 1 5 7 0.68000
0 0 1 1 0 0 0 1 3 1 0.49000 0 1 0 1 1 0 0 0 5 8 0.68500
0 0 1 1 0 0 1 0 3 2 0.49500 0 1 0 1 1 0 0 1 5 9 0.69000
0 0 1 1 0 0 1 1 3 3 0.50000 0 1 0 1 1 0 1 0 5 A 0.69500
0 0 1 1 0 1 0 0 3 4 0.50500 0 1 0 1 1 0 1 1 5 B 0.70000
0 0 1 1 0 1 0 1 3 5 0.51000 0 1 0 1 1 1 0 0 5 C 0.70500
0 0 1 1 0 1 1 0 3 6 0.51500 0 1 0 1 1 1 0 1 5 D 0.71000
0 0 1 1 0 1 1 1 3 7 0.52000 0 1 0 1 1 1 1 0 5 E 0.71500
0 0 1 1 1 0 0 0 3 8 0.52500 0 1 0 1 1 1 1 1 5 F 0.72000
0 0 1 1 1 0 0 1 3 9 0.53000 0 1 1 0 0 0 0 0 6 0 0.72500
0 0 1 1 1 0 1 0 3 A 0.53500 0 1 1 0 0 0 0 1 6 1 0.73000
0 0 1 1 1 0 1 1 3 B 0.54000 0 1 1 0 0 0 1 0 6 2 0.73500
0 0 1 1 1 1 0 0 3 C 0.54500 0 1 1 0 0 0 1 1 6 3 0.74000
0 0 1 1 1 1 0 1 3 D 0.55000 0 1 1 0 0 1 0 0 6 4 0.74500
0 0 1 1 1 1 1 0 3 E 0.55500 0 1 1 0 0 1 0 1 6 5 0.75000
0 0 1 1 1 1 1 1 3 F 0.56000 0 1 1 0 0 1 1 0 6 6 0.75500
0 1 0 0 0 0 0 0 4 0 0.56500 0 1 1 0 0 1 1 1 6 7 0.76000
0 1 0 0 0 0 0 1 4 1 0.57000 0 1 1 0 1 0 0 0 6 8 0.76500
0 1 0 0 0 0 1 0 4 2 0.57500 0 1 1 0 1 0 0 1 6 9 0.77000
0 1 0 0 0 0 1 1 4 3 0.58000 0 1 1 0 1 0 1 0 6 A 0.77500
0 1 0 0 0 1 0 0 4 4 0.58500 0 1 1 0 1 0 1 1 6 B 0.78000
0 1 0 0 0 1 0 1 4 5 0.59000 0 1 1 0 1 1 0 0 6 C 0.78500
0 1 0 0 0 1 1 0 4 6 0.59500 0 1 1 0 1 1 0 1 6 D 0.79000
0 1 0 0 0 1 1 1 4 7 0.60000 0 1 1 0 1 1 1 0 6 E 0.79500
0 1 0 0 1 0 0 0 4 8 0.60500 0 1 1 0 1 1 1 1 6 F 0.80000
0 1 0 0 1 0 0 1 4 9 0.61000 0 1 1 1 0 0 0 0 7 0 0.80500
0 1 0 0 1 0 1 0 4 A 0.61500 0 1 1 1 0 0 0 1 7 1 0.81000
0 1 0 0 1 0 1 1 4 B 0.62000 0 1 1 1 0 0 1 0 7 2 0.81500
0 1 0 0 1 1 0 0 4 C 0.62500 0 1 1 1 0 0 1 1 7 3 0.82000
0 1 0 0 1 1 0 1 4 D 0.63000 0 1 1 1 0 1 0 0 7 4 0.82500
0 1 1 1 0 1 0 1 7 5 0.83000 1 0 0 1 1 1 0 0 9 C 1.02500
0 1 1 1 0 1 1 0 7 6 0.83500 1 0 0 1 1 1 0 1 9 D 1.03000
0 1 1 1 0 1 1 1 7 7 0.84000 1 0 0 1 1 1 1 0 9 E 1.03500
0 1 1 1 1 0 0 0 7 8 0.84500 1 0 0 1 1 1 1 1 9 F 1.04000
0 1 1 1 1 0 0 1 7 9 0.85000 1 0 1 0 0 0 0 0 A 0 1.04500
0 1 1 1 1 0 1 0 7 A 0.85500 1 0 1 0 0 0 0 1 A 1 1.05000
0 1 1 1 1 0 1 1 7 B 0.86000 1 0 1 0 0 0 1 0 A 2 1.05500
0 1 1 1 1 1 0 0 7 C 0.86500 1 0 1 0 0 0 1 1 A 3 1.06000
0 1 1 1 1 1 0 1 7 D 0.87000 1 0 1 0 0 1 0 0 A 4 1.06500
0 1 1 1 1 1 1 0 7 E 0.87500 1 0 1 0 0 1 0 1 A 5 1.07000
0 1 1 1 1 1 1 1 7 F 0.88000 1 0 1 0 0 1 1 0 A 6 1.07500
1 0 0 0 0 0 0 0 8 0 0.88500 1 0 1 0 0 1 1 1 A 7 1.08000
1 0 0 0 0 0 0 1 8 1 0.89000 1 0 1 0 1 0 0 0 A 8 1.08500
1 0 0 0 0 0 1 0 8 2 0.89500 1 0 1 0 1 0 0 1 A 9 1.09000
1 0 0 0 0 0 1 1 8 3 0.90000 1 0 1 0 1 0 1 0 A A 1.09500
1 0 0 0 0 1 0 0 8 4 0.90500 1 0 1 0 1 0 1 1 A B 1.10000
1 0 0 0 0 1 0 1 8 5 0.91000 1 0 1 0 1 1 0 0 A C 1.10500
1 0 0 0 0 1 1 0 8 6 0.91500 1 0 1 0 1 1 0 1 A D 1.11000
1 0 0 0 0 1 1 1 8 7 0.92000 1 0 1 0 1 1 1 0 A E 1.11500
1 0 0 0 1 0 0 0 8 8 0.92500 1 0 1 0 1 1 1 1 A F 1.12000
1 0 0 0 1 0 0 1 8 9 0.93000 1 0 1 1 0 0 0 0 B 0 1.12500
1 0 0 0 1 0 1 0 8 A 0.93500 1 0 1 1 0 0 0 1 B 1 1.13000
1 0 0 0 1 0 1 1 8 B 0.94000 1 0 1 1 0 0 1 0 B 2 1.13500
1 0 0 0 1 1 0 0 8 C 0.94500 1 0 1 1 0 0 1 1 B 3 1.14000
1 0 0 0 1 1 0 1 8 D 0.95000 1 0 1 1 0 1 0 0 B 4 1.14500
1 0 0 0 1 1 1 0 8 E 0.95500 1 0 1 1 0 1 0 1 B 5 1.15000
1 0 0 0 1 1 1 1 8 F 0.96000 1 0 1 1 0 1 1 0 B 6 1.15500
1 0 0 1 0 0 0 0 9 0 0.96500 1 0 1 1 0 1 1 1 B 7 1.16000
1 0 0 1 0 0 0 1 9 1 0.97000 1 0 1 1 1 0 0 0 B 8 1.16500
1 0 0 1 0 0 1 0 9 2 0.97500 1 0 1 1 1 0 0 1 B 9 1.17000
1 0 0 1 0 0 1 1 9 3 0.98000 1 0 1 1 1 0 1 0 B A 1.17500
1 0 0 1 0 1 0 0 9 4 0.98500 1 0 1 1 1 0 1 1 B B 1.18000
1 0 0 1 0 1 0 1 9 5 0.99000 1 0 1 1 1 1 0 0 B C 1.18500
1 0 0 1 0 1 1 0 9 6 0.99500 1 0 1 1 1 1 0 1 B D 1.19000
1 0 0 1 0 1 1 1 9 7 1.00000 1 0 1 1 1 1 1 0 B E 1.19500
1 0 0 1 1 0 0 0 9 8 1.00500 1 0 1 1 1 1 1 1 B F 1.20000
1 0 0 1 1 0 0 1 9 9 1.01000 1 1 0 0 0 0 0 0 C 0 1.20500
1 0 0 1 1 0 1 0 9 A 1.01500 1 1 0 0 0 0 0 1 C 1 1.21000
1 0 0 1 1 0 1 1 9 B 1.02000 1 1 0 0 0 0 1 0 C 2 1.21500
1 1 0 0 0 0 1 1 C 3 1.22000 1 1 1 0 1 0 1 0 E A 1.41500
1 1 0 0 0 1 0 0 C 4 1.22500 1 1 1 0 1 0 1 1 E B 1.42000
1 1 0 0 0 1 0 1 C 5 1.23000 1 1 1 0 1 1 0 0 E C 1.42500
1 1 0 0 0 1 1 0 C 6 1.23500 1 1 1 0 1 1 0 1 E D 1.43000
1 1 0 0 0 1 1 1 C 7 1.24000 1 1 1 0 1 1 1 0 E E 1.43500
1 1 0 0 1 0 0 0 C 8 1.24500 1 1 1 0 1 1 1 1 E F 1.44000
1 1 0 0 1 0 0 1 C 9 1.25000 1 1 1 1 0 0 0 0 F 0 1.44500
1 1 0 0 1 0 1 0 C A 1.25500 1 1 1 1 0 0 0 1 F 1 1.45000
1 1 0 0 1 0 1 1 C B 1.26000 1 1 1 1 0 0 1 0 F 2 1.45500
1 1 0 0 1 1 0 0 C C 1.26500 1 1 1 1 0 0 1 1 F 3 1.46000
1 1 0 0 1 1 0 1 C D 1.27000 1 1 1 1 0 1 0 0 F 4 1.46500
1 1 0 0 1 1 1 0 C E 1.27500 1 1 1 1 0 1 0 1 F 5 1.47000
1 1 0 0 1 1 1 1 C F 1.28000 1 1 1 1 0 1 1 0 F 6 1.47500
1 1 0 1 0 0 0 0 D 0 1.28500 1 1 1 1 0 1 1 1 F 7 1.48000
1 1 0 1 0 0 0 1 D 1 1.29000 1 1 1 1 1 0 0 0 F 8 1.48500
1 1 0 1 0 0 1 0 D 2 1.29500 1 1 1 1 1 0 0 1 F 9 1.49000
1 1 0 1 0 0 1 1 D 3 1.30000 1 1 1 1 1 0 1 0 F A 1.49500
1 1 0 1 0 1 0 0 D 4 1.30500 1 1 1 1 1 0 1 1 F B 1.50000
1 1 0 1 0 1 0 1 D 5 1.31000 1 1 1 1 1 1 0 0 F C 1.50500
1 1 0 1 0 1 1 0 D 6 1.31500 1 1 1 1 1 1 0 1 F D 1.51000
1 1 0 1 0 1 1 1 D 7 1.32000 1 1 1 1 1 1 1 0 F E 1.51500
1 1 0 1 1 0 0 0 D 8 1.32500 1 1 1 1 1 1 1 1 F F 1.52000
1 1 0 1 1 0 0 1 D 9 1.33000
1 1 0 1 1 0 1 0 D A 1.33500
1 1 0 1 1 0 1 1 D B 1.34000 Rdroop
VCCSENSE
1 1 0 1 1 1 0 0 D C 1.34500
Vdroop
FB
1 1 0 1 1 1 0 1 D D 1.35000
VR LOCAL VO
1 1 0 1 1 1 1 0 D E 1.35500 CATCH
Idroop RESISTOR
1 1 0 1 1 1 1 1 D F 1.36000
E/A VIDs
1 1 1 0 0 0 0 0 E 0 1.36500 COMP
VDAC
DAC VID
1 1 1 0 0 0 0 1 E 1 1.37000 RTN
VSSSENSE
1 1 1 0 0 0 1 0 E 2 1.37500 X1
INTERNAL TO IC VSS
1 1 1 0 0 0 1 1 E 3 1.38000
CATCH
1 1 1 0 0 1 0 0 E 4 1.38500 RESISTOR
1 1 1 0 0 1 0 1 E 5 1.39000
FIGURE 10. DIFFERENTIAL SENSING AND LOAD LINE
1 1 1 0 0 1 1 0 E 6 1.39500 IMPLEMENTATION
1 1 1 0 0 1 1 1 E 7 1.40000
1 1 1 0 1 0 0 0 E 8 1.40500
1 1 1 0 1 0 0 1 E 9 1.41000
As the load current increases from zero, the output voltage will Rewriting Equation 4 and substitution of Equation 2 gives:
droop from the VID table value by an amount proportional to the
load current to achieve the load line. The controller can sense the VCCSENSE – VSS SENSE = V DAC – R droop I droop (EQ. 5)
inductor current through the intrinsic DC Resistance (DCR) of the
inductors (as shown in Figure 3 on page 6) or through resistors in Equation 5 is the exact equation required for load line
series with the inductors (as shown in Figure 4 on page 10). In implementation.
both methods, capacitor Cn voltage represents the inductor total The VCCSENSE and VSSSENSE signals come from the processor die.
currents. A droop amplifier converts Cn voltage into an internal The feedback will be open circuit in the absence of the processor. As
current source with the gain set by resistor Ri. The current source Figure 10 shows, it is recommended to add a “catch” resistor to feed
is used for load line implementation, current monitor and the VR local output voltage back to the compensator, and add
overcurrent protection. another “catch” resistor to connect the VR local output ground to the
Figure 10 shows the load line implementation. The controller RTN pin. These resistors, typically 10Ω~100Ω, will provide voltage
drives a current source Idroop out of the FB pin, described by feedback if the system is powered up without a processor installed.
Equation 1.
Phase Current Balancing
V Cn (EQ. 1)
I droop = ----------- L3 Rdcr3
Ri Rpcb3
Phase3
When using inductor DCR current sensing, a single NTC element Risen
ISEN3 IL3
is used to compensate the positive temperature coefficient of the Cisen
copper winding thus sustaining the load line accuracy with L2 Rdcr2
INTERNAL Rpcb2 Vo
reduced cost. TO IC Phase2
Risen
ISEN2 IL2
Idroop flows through resistor Rdroop and creates a voltage drop, Cisen
as shown in Equation 2. L1 Rdcr1
Rpcb1
Phase1
V droop = R droop I droop (EQ. 2) Risen
ISEN1 IL1
Vdroop is the droop voltage required to implement load line. Cisen
Changing Rdroop or scaling Idroop can both change the load line
slope. Since Idroop also sets the overcurrent protection level, it is FIGURE 11. CURRENT BALANCING CIRCUIT
recommended to first scale Idroop based on OCP requirement,
then select an appropriate Rdroop value to obtain the desired The controller monitors individual phase average current by
load line slope. monitoring the ISEN1, ISEN2, and ISEN3 voltages. Figure 11
shows the recommended current balancing circuit. Each phase
Current Monitor node voltage is averaged by a low-pass filter consisting of Risen
The controller provides the current monitor function. IMON and and Cisen, and presented to the corresponding ISEN pin. Risen
IMONG pin reports the inductor current for bothe VRs respectively. should be routed to inductor phase-node pad in order to eliminate
the effect of phase node parasitic PCB DCR. Equations 6 thru 8
The IMON pin outputs a high-speed analog current source that is give the ISEN pin voltages:
1/4 of the droop current flowing out of the FB pin as Equation 3:
I IMON = 0.25 I droop (EQ. 3) V ISEN1 = R dcr1 + R pcb1 I L1 (EQ. 6)
A resistor Rimon is connected to the IMON pin to convert the IMON V ISEN2 = R dcr2 + R pcb2 I L2 (EQ. 7)
pin current to voltage. A capacitor should be paralleled with Rimon to
filter the voltage information. (EQ. 8)
V ISEN3 = R dcr3 + R pcb3 I L3
The IMON pin voltage range is 0V to 1.2V. The controller monitors
the IMON pin voltage and considers that ISL95839 has reached where Rdcr1, Rdcr2 and Rdcr3 are inductor DCR; Rpcb1, Rpcb2
ICCMAX when IMON pin voltage is 1.2V. and Rpcb3 are parasitic PCB DCR between the inductor output
side pad and the output voltage rail; and IL1, IL2 and IL3 are
IMONG pin has the same operation principle as IMON pin.
inductor average currents.
Differential Voltage Sensing The controller will adjust the phase pulse-width relative to the
Figure 10 also shows the differential voltage sensing scheme. other phases to make VISEN1 = VISEN2 = VISEN3, thus to achieve
VCCSENSE and VSSSENSE are the remote voltage sensing signals IL1 = IL2 = IL3, when there are Rdcr1 = Rdcr2 = Rdcr3 and
from the processor die. A unity gain differential amplifier senses Rpcb1 = Rpcb2 = Rpcb3.
the VSSSENSE voltage and adds it to the DAC output. The error
Using the same components for L1, L2 and L3 will provide a good
amplifier regulates the inverting and the non-inverting input
match of Rdcr1, Rdcr2 and Rdcr3. Board layout will determine
voltages to be equal, as shown in Equation 4: Rpcb1, Rpcb2 and Rpcb3. It is recommended to have symmetrical
VCC SENSE + V = V DAC + VSS SENSE (EQ. 4) layout for the power delivery path between each inductor and the
droop
output voltage rail, such that Rpcb1 = Rpcb2 = Rpcb3.
L3 Rdcr3 Rpcb3
The controller will make VISEN1 = VISEN2 = VISEN3, as shown in
V3p
Phase3 Equations 12 and 13:
Risen
ISEN3 IL3
V 1p + V 2n + V 3n = V 1n + V 2p + V 3n (EQ. 12)
V3n
Cisen Risen
V 1n + V 2p + V 3n = V 1n + V 2n + V 3p (EQ. 13)
Risen
INTERNAL
TO IC L2 Rdcr2 Rpcb2 Vo
V2p Rewriting Equation 12 gives Equation 14:
Phase2
Risen V 1p – V 1n = V 2p – V 2n (EQ. 14)
ISEN2 IL2 V2n
Cisen Risen
and rewriting Equation 13 gives Equation 15:
Risen V 2p – V 2n = V 3p – V 3n (EQ. 15)
L1 Rdcr1
V1p Rpcb1
Phase1 Combining Equations 14 and 15 gives:
Risen
ISEN1 IL1 V1n V 1p – V 1n = V 2p – V 2n = V 3p – V 3n (EQ. 16)
Cisen Risen
Risen Therefore:
Modes of Operation
TABLE 2. VR1 MODES OF OPERATION
OCP
THRESHOLD
PWM3 ISEN2 CONFIG. PS MODE (µA)
To To 3-phase 0 3-phase CCM 60
External Power CPU VR
1 2-phase CCM 40
Driver Stage Config.
2 1-phase DE 20
REP RATE = 50kHz 3
Tied to 5V 2-phase 0 2-phase CCM 60
CPU VR
1 1-phase CCM 30
Config.
2 1-phase DE
3
Tied to 1-phase 0 1-phase CCM 60
5V CPU VR
1
Config.
2 1-phase DE
3
REP RATE = 100kHz
VR1 can be configured for 3, 2 or 1-phase operation. Table 2
shows VR1 configurations and operational modes, programmed
by the PWM3 pin and the ISEN2 pin status, and the PS
command. For 2-phase configuration, tie the PWM3 pin to 5V. In
this configuration, phases 1 and 2 are active. For 1-phase
configuration, tie the PWM3 pin and the ISEN2 pin to 5V. In this
configuration, only phase-1 is active.
In 3-phase configuration, VR1 operates in 3-phase CCM in PS0. It
enters 2-phase CCM mode in PS1 by dropping phase 3 and
reducing the overcurrent and the way-overcurrent protection
REP RATE = 200kHz levels to 2/3 of the initial values. It enters 1-phase DE mode in
PS2 and PS3 by dropping phase 2, phase 3 and reducing the
overcurrent and the way-overcurrent protection levels to 1/3 of
the initial values.
In 2-phase configuration, VR1 operates in 2-phase CCM in PS0. It
enters 1-phase CCM mode in PS1, and enters 1-phase DE mode
in PS2 and PS3 by dropping phase 2, and reducing the
overcurrent and the way-overcurrent protection levels to 1/2 of
the initial values.
FIGURE 13. CURRENT BALANCING DURING DYNAMIC OPERATION. In 1-phase configuration, VR1 operates in 1-phase CCM in PS0
CH1: IL1, CH2: ILOAD, CH3: IL2, CH4: IL3 and PS1, and enters 1-phase DE mode in PS2 and PS3.
Table 3 shows VR2 operational modes, programmed by the PS The R3™ modulator intrinsically has voltage feed-forward. The
command. VR2 operates in CCM in PS0 and PS1, and enters DE output voltage is insensitive to a fast slew rate input voltage change.
mode in PS2 and PS3.
VR_HOT#/ALERT# Behavior
VR2 can be disabled completely by tying ISUMNG to 5V, and all
communication to VR2 will be rejected. VR Temperature 3% Hysteris
Temp Zone 1111 1111
Bit 7 =1 7
TABLE 3. VR2 MODES OF OPERATION
Bit 6 =1 1 10 0111 1111
OCP THRESHOLD
PS MODE (µA) 0011 1111
Bit 5 =1
0 1-phase CCM 60 12 0001 1111
1 Temp Zone
2 1-phase DE Register 2 8
0001 1111 0011 1111 0111 1111 1111 1111 0111 1111 0011 1111 0001 1111
3 Status 1 3
Register = “001” = “011” = “001”
Dynamic Operation GerReg 5 13 GerReg 15
SVID Status1 Status1
VR1 and VR2 behave the same during dynamic operation. The
controller responds to VID changes by slewing to the new voltage ALERT# 4 6 14 16
at a slew rate indicated in the SetVID command. There are three
SetVID slew rates, namely SetVID_fast, SetVID_slow and VR_HOT#
9 11
SetVID_decay.
SetVID_fast command prompts the controller to enter CCM and FIGURE 15. VR_HOT#/ALERT# BEHAVIOR
to actively drive the output voltage to the new VID value at a
The controller drives 60µA current source out of the NTC pin and
minimum 10mV/µs slew rate.
the NTCG pin alternatively at approximately 36kHz frequency
SetVID_slow command prompts the controller to enter CCM and with 50% duty cycle. The current source flows through the
to actively drive the output voltage to the new VID value at a respective NTC resistor networks on the pins and creates
minimum 2.5mV/µs slew rate. voltages that are monitored by the controller through an A/D
converter (ADC) to generate the TZONE value. Table 4 shows the
S e tV ID _ d e c a y S e tV ID _ fa s t/s lo w programming table for TZONE. The user needs to scale the NTC
and the NTCG network resistance such that it generates the NTC
Vo (and NTCG) pin voltage that corresponds to the left-most column.
Do not use any capacitor to filter the voltage.
TABLE 4. TZONE TABLE
V ID VNTC (V) TMAX (%) TZONE
t3
t1 T _ a le r t
0.84 >100 FFh
t2 0.88 100 FFh
ALERT#
0.92 97 7Fh
0.96 94 3Fh
FIGURE 14. SETVID DECAY PRE-EMPTIVE BEHAVIOR
1.00 91 1Fh
SetVID_decay command prompts the controller to enter DE mode. 1.04 88 0Fh
The output voltage will decay down to the new VID value at a slew
1.08 85 07h
rate determined by the load. If the voltage decay rate is too fast, the
controller will limit the voltage slew rate at 10mV/µs. 1.12 82 03h
1.16 79 01h
ALERT# will be asserted low at the end of SetVID_fast and
1.2 76 01h
SetVID_slow VID transitions.
>1.2 <76 00h
Figure 14 shows SetVID Decay Pre-Emptive behavior. The
controller receives a SetVID_decay command at t1. The VR Figure 15 shows how the NTC and the NTCG network should be
enters DE mode and the output voltage Vo decays down slowly. designed to get correct VR_HOT#/ALERT# behavior when the
At t2, before Vo reaches the intended VID target of the system temperature rises and falls, manifested as the NTC and the
SetVID_decay command, the controller receives a SetVID_fast (or NTCG pin voltage falls and rises. The series of events are:
SetVID_slow) command to go to a voltage higher than the actual
Vo. The controller will turn around immediately and slew Vo to the 1. The temperature rises so the NTC pin (or the NTCG pin)
new target voltage at the slew rate specified by the SetVID voltage drops. TZONE value changes accordingly.
command. At t3, Vo reaches the new target voltage and the 2. The temperature crosses the threshold where TZONE register
controller asserts the ALERT# signal. Bit 6 changes from 0 to 1.
3. The controller changes Status_1 register bit 1 from 0 to 1.
The overvoltage fault threshold is 1.7V when output voltage TABLE 6. SUPPORTED DATA AND CONFIGURATION
ramps up from 0V. And the overvoltage fault threshold is restored REGISTERS (Continued)
to VID set value + 200mV after the output voltage settles. REGISTER DEFAULT
INDEX NAME DESCRIPTION VALUE
All the above fault conditions can be reset by bringing VR_ON low
or by bringing VDD below the POR threshold. When VR_ON and 21h ICC max Data register containing the ICC max Refer to
VDD return to their high operating levels, a soft-start will occur. the platform supports, set at start-up by Table 7
resistors Rprog1 and Rprog2. The
Table 5 summarizes the fault protections. platform design engineer programs this
value during the design process. Binary
TABLE 5. FAULT PROTECTION SUMMARY
format in amps, i.e., 100A = 64h
FAULT DURATION 22h Temp max Not supported
BEFORE PROTECTION FAULT
FAULT TYPE PROTECTION ACTION RESET 24h SR-fast Slew Rate Normal. The fastest slew rate 0Ah
the platform VR can sustain. Binary
Overcurrent 120µs PWM tri-state, VR_ON format in mV/µs. i.e., 0Ah = 10mV/µs.
PGOOD latched toggle or
Phase Current 3.2ms
low VDD toggle 25h SR-slow Is 4x slower than normal. Binary format 02h
Unbalance
in mV/µs. i.e., 02h = 2.5mV/µs
Way-Overcurrent Immediately 26h VBOOT If programmed by the platform, the VR 00h
(1.5xOC)
supports VBOOT voltage during start-up
Overvoltage +200mV PGOOD latched ramp. The VR will ramp to VBOOT and
low. Actively pulls hold at VBOOT until it receives a new
1.7V overvoltage the output voltage SetVID command to move to a different
during output voltage to below VID value, voltage.
ramp up from 0V then tri-state. 30h Vout max This register is programmed by the FBh
master and sets the maximum VID the
Supported Data and Configuration Registers VR will support. If a higher VID code is
received, the VR will respond with “not
The controller supports the following data and configuration supported” acknowledge.
registers.
31h VID Setting Data register containing currently 00h
TABLE 6. SUPPORTED DATA AND CONFIGURATION programmed VID voltage. VID data
REGISTERS format.
REGISTER DEFAULT 32h Power State Register containing the current 00h
INDEX NAME DESCRIPTION VALUE programmed power state.
00h Vendor ID Uniquely identifies the VR vendor. 12h 33h Voltage Sets offset in VID steps added to the 00h
Assigned by Intel. Offset VID setting for voltage margining. Bit 7
is a sign bit, 0 = positive margin,
01h Product ID Uniquely identifies the VR product. 24h
1 = negative margin. Remaining 7 bits
Intersil assigns this number.
are # VID steps for the margin.
02h Product Uniquely identifies the revision of the 00h = no margin,
Revision VR control IC. Intersil assigns this data. 01h = +1 VID step
02h = +2 VID steps...
05h Protocol ID Identifies what revision of SVID protocol 01h
the controller supports. 34h Multi VR Data register that configures multiple VR1: 00h
Config VRs behavior on the same SVID bus. VR2: 01h
06h Capability Identifies the SVID VR capabilities and 81h
which of the optional telemetry
registers are supported.
FIGURE 17. DCR CURRENT-SENSING NETWORK A typical set of parameters that provide good temperature
compensation are: Rsum = 3.65kΩ, Rp = 11kΩ, Rntcs = 2.61kΩ
Figure 17 shows the inductor DCR current-sensing network for a and Rntc = 10kΩ (ERT-J1VR103J). The NTC network parameters
3-phase solution. An inductor current flows through the DCR and may need to be fine tuned on actual boards. One can apply full
creates a voltage drop. Each inductor has two resistors in Rsum load DC current and record the output voltage reading
and Ro connected to the pads to accurately sense the inductor immediately; then record the output voltage reading again when
current by sensing the DCR voltage drop. The Rsum and Ro the board has reached the thermal steady state. A good NTC
resistors are connected in a summing network as shown, and feed network can limit the output voltage drift to within 2mV. It is
the total current information to the NTC network (consisting of recommended to follow the Intersil evaluation board layout and
Rntcs, Rntc and Rp) and capacitor Cn. Rntc is a negative current-sensing network parameters to minimize engineering
temperature coefficient (NTC) thermistor, used to time.
temperature-compensate the inductor DCR change.
VCn(s) also needs to represent real-time Io(s) for the controller to
The inductor output side pads are electrically shorted in the achieve good transient response. Transfer function Acs(s) has a
schematic, but have some parasitic impedance in actual board pole wsns and a zero wL. One needs to match wL and wsns so
layout, which is why one cannot simply short them together for the Acs(s) is unity gain at all frequencies. By forcing wL equal to wsns
current-sensing summing network. It is recommended to use and solving for the solution, Equation 23 gives the Cn value.
1Ω~10ΩRo to create quality signals. Since Ro value is much smaller L
C n = --------------------------------------------------------------- (EQ. 23)
than the rest of the current sensing circuit, the following analysis will R sum
ignore it for simplicity. R ntcnet ---------------
N
------------------------------------------ DCR
R sum
The summed inductor current information is presented to the R ntcnet + ---------------
capacitor Cn. Equations 18 thru 22 describe the N
frequency-domain relationship between inductor total current For example, given N = 3, Rsum = 3.65kΩ, Rp = 11kΩ,
Io(s) and Cn voltage VCn(s): Rntcs = 2.61kΩ, Rntc = 10kΩ, DCR = 0.9mΩ and L = 0.36µH,
Equation 23 gives Cn = 0.397µF.
R ntcnet DCR
V Cn s = ------------------------------------------ ------------- I s A cs s (EQ. 18) Assuming the compensator design is correct, Figure 18 shows the
R sum N o
R ntcnet + -------------- - expected load transient response waveforms if Cn is correctly
N
selected. When the load current Icore has a square change, the
R ntcs + R ntc R p output voltage Vcore also has a square response.
R ntcnet = ---------------------------------------------------- (EQ. 19)
R ntcs + R ntc + R p
If Cn value is too large or too small, VCn(s) will not accurately
1 + -------
s represent real-time Io(s) and will worsen the transient response.
L Figure 19 shows the load transient response when Cn is too
A cs s = ----------------------- (EQ. 20)
s
1 + -------------
small. Vcore will sag excessively upon load insertion and may
sns create a system failure. Figure 20 shows the transient response
when Cn is too large. Vcore is sluggish in drooping to its final
DCR value. There will be excessive overshoot if load insertion occurs
L = ------------- (EQ. 21)
L
during this time, which may potentially hurt the CPU reliability.
io ISUM+
Rntcs
Cn.1
Vo Rp Cn.2 Vcn
Rn
Rntc
Cip
Rip
io
OPTIONAL
FIGURE 20. LOAD TRANSIENT RESPONSE WHEN Cn IS TOO LARGE Cn is the capacitor used to match the inductor time constant. It
usually takes the parallel of two (or more) capacitors to get the
desired value. Figure 22 shows that two capacitors Cn.1 and Cn.2
are in parallel. Resistor Rn is an optional component to reduce
the Vo ring back. At steady state, Cn.1 + Cn.2 provides the desired
io Cn capacitance. At the beginning of io change, the effective
iL
capacitance is less because Rn increases the impedance of the
Cn.1 branch. As Figure 19 explains, Vo tends to dip when Cn is too
small, and this effect will reduce the Vo ring back. This effect is
more pronounced when Cn.1 is much larger than Cn.2. It is also
Vo more pronounced when Rn is bigger. However, the presence of
Rn increases the ripple of the Vn signal if Cn.2 is too small. It is
RING
BACK recommended to keep Cn.2 greater than 2200pF. Rn value
usually is a few ohms. Cn.1, Cn.2 and Rn values should be
determined through tuning the load transient response
FIGURE 21. OUTPUT VOLTAGE RING BACK PROBLEM waveforms on an actual board.
Rip and Cip form an R-C branch in parallel with Ri, providing a
lower impedance path than Ri at the beginning of io change. Rip
and Cip do not have any effect at steady state. Through proper
selection of Rip and Cip values, idroop can resemble io rather than
iL, and Vo will not ring back. The recommended value for Rip is
100Ω. Cip should be determined through tuning the load
transient response waveforms on an actual board. The
recommended range for Cip is 100pF~2000pF. However, it
should be noted that the Rip -Cip branch may distort the idroop
waveform. Instead of being triangular as the real inductor
Therefore:
DCR DCR DCR R ntcnet DCR I o
Rsum R i = ---------------------------------------------------------------------------------- (EQ. 29)
R sum
N R ntcnet + --------------- I droop
Rsum N
Rsum ISUM+
Substitution of Equation 19 and application of the OCP condition
in Equation 29 gives Equation 30:
Rsen Rsen Rsen Vcn Cn
Ro Ri ISUM- R ntcs + R ntc R p
---------------------------------------------------- DCR I omax
R ntcs + R ntc + R p
Ro R i = ----------------------------------------------------------------------------------------------------------------------------- (EQ. 30)
R ntcs + R ntc R p R sum
Ro N ---------------------------------------------------- + --------------- I droopmax
R ntcs + R ntc + R p N
For resistor sensing, substitution of Equation 32 into Equation 2 T1(s) is the total loop gain of the voltage loop and the droop loop.
gives the load line slope expression: It always has a higher crossover frequency than T2(s) and has
V droop R sen R droop more meaning of system stability.
LL = ------------------- = --------------------------------------- (EQ. 36)
Io N Ri T2(s) is the voltage loop gain with closed droop loop. It has more
meaning of output voltage response.
Substitution of Equation 29 and rewriting Equation 35, or
substitution of Equation 33 and rewriting Equation 36 give the Design the compensator to get stable T1(s) and T2(s) with
same result in Equation 37: sufficient phase margin, and output impedance equal or smaller
Io than the load line slope.
R droop = ---------------- LL (EQ. 37)
I droop
L Vo
One can use the full load condition to calculate Rdroop. For
example, given Iomax = 94A, Idroopmax = 50µA and LL = 1.9mΩ, Q1
Equation 37 gives Rdroop = 3.57kΩ. Vin GATE Q2 Cout io
DRIVER
It is recommended to start with the Rdroop value calculated by
Equation 37, and fine tune it on the actual board to get accurate
load line slope. One should record the output voltage readings at LOAD LINE SLOPE
no load and at full load for load line slope calculation. Reading
20W
the output voltage at lighter load instead of full load will increase
the measurement error. MOD. EA
COMP
VID
Compensator ISOLATION
TRANSFORMER
CHANNEL B
Figure 18 shows the desired load transient response waveforms. LOOP GAIN =
CHANNEL A
Figure 24 shows the equivalent circuit of a voltage regulator (VR)
CHANNEL A CHANNEL B
with the droop function. A VR is equivalent to a voltage source NETWORK
(= VID) and output impedance Zout(s). If Zout(s) is equal to the ANALYZER EXCITATION OUTPUT
load line slope LL, i.e., constant output impedance, in the entire
frequency range, Vo will have square response when Io has a FIGURE 25. LOOP GAIN T1(s) MEASUREMENT SET-UP
square change.
Zout(s) = LL i
o L VO
Q1
ISL95839
Compensation & Current Sensing Network Design for Intersil Multiphase R^3 Regulators.
Revision 9.1
Attention: 1. "Analysis ToolPak" Add-in is required. (To turn it on in MS Excel 2003, go to Tools--Add-Ins, and check "Analysis ToolPak").
2. Green cells require user input Compensator Parameters Current Sensing Network Parameters
Operation Parameters C3
Phase1 Phase2 Phase3
Controller Part Number: ISISL95839
L95836 § s · § s ·
C2 R3 C1 R2 KZi Zi ¨¨1 ¸ ¨1 ¸ Rsum
Phase Number: 3 2Sf z1 ¸¹ ¨© 2Sf z 2 ¸¹
AV ( s ) ©
Vin: 12 volts Rsum
R1 FB § s · § s ·
Vo: 1 volts COMP s ¨1 ¸ ¨1 ¸
¨ 2Sf p1 ¸¹ ¨© 2Sf p 2 ¸¹ Rsum ISUM+
Full Load Current: 94 Amps Vref
OPAMP ©
Estimated Full-Load Efficiency: 85 % Rcomp
Number of Output Bulk Capacitors: 4
Capacitance of Each Output Bulk Capacitor: 470 uF Recommended Value User-Selected Value L L L RNTCS
ESR of Each Output Bulk Capacitor: 4.5 m : R1 3.572 k : R1 3.57 k : Rp Cn
ESL of Each Output Bulk Capacitor: 0.2 nH R2 270.237 k : R2 267 k :
Number of Output Ceramic Capacitors: 28 R3 0.699 k : R3 0.499 k : RNTC
DCR DCR DCR
Capacitance of Each Output Ceramic Capacitor: 10 uF C1 497.168 pF C1 150 pF Ro Ri ISUM-
ESR of Each Output Ceramic Capacitor: 3 m: C2 505.690 pF C2 470 pF
ESL of Each Output Ceramic Capacitor: 3 nH C3 31.478 pF C3 47 pF Ro
Switching Frequency: 300 kHz Rcomp 274 k :
Ro
Inductance Per Phase: 0.36 uH Use User-Selected Value (Y/N)? Y
CPU Socket Resistance: 0.9 m : Disable Droop Function (Y/N)? N
Desired Load-Line Slope: 1.9 m : Performance and Stability Do The Following
Desired Idroop Current at Full Load: 50 uA T1 Bandwidth: 118kHz T2 Bandwidth: 38kHz For Resistor
Vo
(This sets the over-current protection level) T1 Phase Margin: 74.1° T2 Phase Margin: 85.9° Operation Parameters Sensing
Changing the settings in red requires deep understanding of control loop design Inductor DCR 0.9 m : <-- Rsense
Place the 2nd compensator pole fp2 at: 1.5 xfs (Switching Frequency) Rsum 3.65 k : <-- 0.001k
7XQH.ȦLWRJHWWKHGHVLUHGORRSJDLQEDQGZLGWK Rntc 10 k : <-- 1000k
Tune the compensator gain factor KȦi: 1.3 Rntcs 2.61 k : <-- 1000k
5HFRPPHQGHG.ȦLUDQJHLVa Rp 11 k : <-- 1000k
so it can calculate for resistor-sensing application
They should not be used on the actual schematics
COMP Pin Voltage During Reading of Rcomp Value
(Only On Controllers With COMP Pin Resistor Reader Function)
( ( ( ( ( ( ( ( ( ( ( ( ( ( ( (
)UHTXHQF\ +] )UHTXHQF\ +]
&2033LQ9ROWDJH 9
Loop Gain, Phase Curve Output Impedance Z(f), Phase Curve
7 V
3KDVH GHJUHH
3KDVH GHJUHH
Slew Rate Compensation Circuit for VID During a large VID transition, the DAC steps through the VIDs at a
controlled slew rate. For example, the DAC may change a tick
Transition (5mV) per 0.5µs, controlling output voltage Vcore slew rate at
10mV/µs.
Rdroop Figure 28 shows the waveforms of VID transition. During VID
Vcore
transition, the output capacitor is being charged and discharged,
Rvid Cvid
causing Cout x dVcore/dt current on the inductor. The controller
OPTIONAL
senses the inductor current increase during the up transition, as
FB Ivid the Idroop_vid waveform shows, and will droop the output voltage
Vcore accordingly, making Vcore slew rate slow. Similar behavior
Idroop_vid
occurs during the down transition. To get the correct Vcore slew
E/A VIDs rate during VID transition, one can add the Rvid-Cvid branch,
COMP VDACDAC VID whose current Ivid cancels Idroop_vid.
RTN It’s recommended to choose the R, C values from the reference
VSSSENSE
X1
design as a starting point. then tweak the actual values on the
VSS
INTERNAL TO board to get the best performance.
IC
During normal transient response, the FB pin voltage is held
constant, therefore is virtual ground in small signal sense. The Rvid
VID - Cvid network is between the virtual ground and the real ground,
and hence has no effect on transient response.
Vfb
Ivid
Vcore
Idroop_vid
ISL95839
R2 = 28.7K
FSW = 400KHZ
ICCMAX_GT = 24A
10UF
10UF
C110
C112
C99 R55
IN VSUMPG
2.61K
R16 OPTIONAL
---- Q16
R39
GTVCORE IN
680P 2K
-----
-----
10 R2 L4
0.22UF
R36
330PF
28.7K
C95
C94
GTVCORE
C89
11K
OUT
GTVCCSENSE IN
DNP
R24 C88 C86 0.36UH
R43
470UF
470UF
NTC
10K
----
C113
C117
Q17
118 2200PF 56PF R31
3.65K
VSUMPG R127
VSUMNG R131
---->
C51 R9 VSUMNG
0.01UF
IN
10
R25
C90 383
GTVSSSENSE IN 2.1K 1000PF 133K
C97
C93 R32 PLACE NEAR L4
C114
C118
C120
C123
C125
C127
22UF
22UF
22UF
22UF
22UF
22UF
OUT
OUT
R23
0.1UF
3300PF 649
10
OUT PGGODG
R183 1.91K
+3.3V
C115
C119
C122
C124
C129
C121
22UF
22UF
22UF
22UF
22UF
22UF
IN
VR_ON
R56 C30
---------------------------------
---------------------------------
0.22UF -------------------------------------------------------------------
---------------------------------
COMPONENT PART NUMBER (MANUFACTURER)
IMONG -------------------------------------------------------------------
PGOODG
ISUMNG
RTNG
FBG
COMPG
LGATE1G
PHASE1G
UGATE1G
BOOT1G
VR_ON
VIN
IN - C39,C52,C301,C302,C113,C117 EEFLX0D471R4(PANASONIC)
R112 C8 0.01UF 2TPW470M4R(SANYO)
T520V277M2R5A(1_E4R5-6666(KEMET)
56UF
56UF
C24
C25
27.4K R54 -------------------------------------------------------------------
R20 R26 97.6K - C40,C41,C47,C48,C53,C54 GRM21BR61C226KE15L(TDK)
3.83K C59-C68,C114,C115,C118-C127 (KYOCERA,MURATA,TAIYO,SAMSUNG)
470K NTC -------------------------------------------------------------------
C14 0.01UF ISUMPG BOOT2 - C310-C319 GRM21BR61C106KE15L(TDK)
VTT IN (KYOCERA,MURATA,TAIYO,SAMSUNG)
IMONG UGATE2 -------------------------------------------------------------------
C87
-------- -------- R1 97.6K IMON - C24,C25 25SP56M(SANYO)
----
----
----
----
R213
R214
54.9
-------------------------------------------------------------------
R5
R8
IMON PHASE2
130
130
75
R12
499
C16
C22
1UF
1UF
10UF
10UF
PGOOD
C27
C33
470K NTC
BOOT1
ISUMN
ISUMP
COMP
EP
ISEN3
ISEN2
ISEN1
Q2
RTN
FB
L1
R56
OUT CPUVCORE
+5V C30 0.22UF 0.36UH
470UF
470UF
470UF
470UF
IN
C302
C301
C39
C52
0 Q3
R4 = 71.5K 1.91K +3.3V
3.65K
VSUMP R63
R88
R19
VBOOT = 1.1V
10
C6 R10 C11 IN
ICCMAX = 24A R4
56PF 118 2200PF
71.5K PGOOD OUT
VSUMN
C3 R7
2.1K
22UF
22UF
22UF
22UF
22UF
22UF
OUT
OUT
R11
C40
C47
C53
C59
C63
C67
1000PF 133K R155 C130 VSUMP
IN
2K 680PF
10K 2.61K
----------> R42 R41
0.22UF
22UF
22UF
22UF
22UF
22UF
22UF
C48
C54
C60
C64
C68
C41
R38
11K
C18
C19
DNP
R17 OPTIONAL
DNP
-----
10 R30
330PF
C12
CPUVCCSENSE IN IN
383 VSUMN
0.1UF
----
C20
C310
C312
C313
C314
C315
C316
C317
C318
C319
C311
10UF
10UF
10UF
10UF
10UF
10UF
10UF
10UF
10UF
10UF
C81 R109
0.01UF
3300PF 649
C13
CPUVSSSENSE IN
Page 29 of 36
Layout Guidelines
ISL95839
PIN # SYMBOL LAYOUT GUIDELINES
BOTTOM PAD GND Connect this ground pad to the ground plane through low impedance path. Recommend use of at least 5 vias to connect
to ground planes in PCB internal layers.
2 IMONG Connect a resistor in parallel with a capacitor from IMON and IMONG pins to ground respectively. Place the resistors and
capacitors as close as possible to the controller.
3 IMON
4 NTCG The NTC thermistor needs to be placed close to the thermal source that is monitored to determine AXG Vcore thermal
throttling. Recommend placing it at the hottest spot of the AXG Vcore VR.
5, 6, 7 SCLK, Follow Intel recommendation.
ALERT#, SDA
8 VR_HOT# No special consideration.
9 FB2 Place the compensator components in general proximity of the controller.
10 NTC The NTC thermistor needs to be placed close to the thermal source that is monitored to determine CPU Vcore thermal
throttling. Recommend placing it at the hottest spot of the CPU Vcore VR.
11 ISEN3 Each ISEN pin has a capacitor (Cisen) decoupling it to VSUMN, then through another capacitor (Cvsumn) to GND. Place Cisen
capacitors as close as possible to the controller and keep the following loops small:
12 ISEN2
1. Any ISEN pin to another ISEN pin
13 ISEN1 2. Any ISEN pin to GND
The red traces in the following drawing show the loops that need to minimized.
Phase1 L3
Risen Ro
ISEN3
Cisen Vo
Phase2 L2
Risen Ro
ISEN2
Cisen
Phase3 L1
Risen Ro
ISEN1
Vsumn
GND
Cisen Cvsumn
14 ISUMP Place the current sensing circuit in general proximity of the controller.
Place capacitor Cn very close to the controller.
15 ISUMN
Place the NTC thermistor next to VR1 phase-1 inductor (L1) so it senses the inductor temperature correctly.
Each phase of the power stage sends a pair of VSUMP and VSUMN signals to the controller. Run these two signals traces in
parallel fashion with decent width (>20mil).
IMPORTANT: Sense the inductor current by routing the sensing circuit to the inductor pads. Route R63 and R71 to VR1
phase-1 side pad of inductor L1. Route R88 to the output side pad of inductor L1. Route R65 and R72 to VR1 phase-2 side
pad of inductor L2. Route R90 to the output side pad of inductor L2. If possible, route the traces on a different layer from
the inductor pad layer and use vias to connect the traces to the center of the pads. If no via is allowed on the pad, consider
routing the traces into the pads from the inside of the inductor. The following drawings show the two preferred ways of
routing current sensing traces.
INDUCTOR INDUCTOR
VIAS
Typical Performance
FIGURE 30. VR1 SOFT-START, VIN = 19V, IO = 5A, VID = 1.1V, FIGURE 31. VR2 SOFT-START, VIN = 19V, IO = 5A, VID = 1.1V,
CH1: VR_ON, CH2: VR1 VO, CH3: PGOOD CH1: VR_ON, CH2: VR2 VO, CH3: PGOODG
FIGURE 32. 1 VR1 AND VR2 SOFT-START, VIN = 7V, Io_VR1 = 30A, FIGURE 33. 1 VR1 AND VR2 SOFT-START, VIN = 20V, IO_VR1 = 30A,
Io_VR2 = 30A, VID = 1.1V, CH1: VR1 VO, CH2: VR2 VO, IO_VR2 = 30A, VID = 1.1V, CH1: VR1 VO, CH2: VR2 VO,
CH3: PGOOD, CH4: PHASE1G CH3: PGOOD, CH4: PHASE1G
FIGURE 34. VR1 SHUT DOWN, VIN = 12V, IO = 5A, VID = 1.1V, FIGURE 35. VR2 SHUT DOWN, VIN = 12V, IO = 5A, VID = 1.1V,
CH1: PGOOD, CH2: VR1 VO, CH3: VR_ON, CH4: COMP CH1: PGOODG, CH2: VR2 VO, CH3: VR_ON,
CH4: COMPG
FIGURE 36. VR1 PRE-CHARGED START UP, VIN = 19V, VID = 1.1V, FIGURE 37. VR2 PRE-CHARGED START UP, VIN = 19V, VID = 1.1V,
V_PRE-CHARGE VOLTAGE = 0.5V, CH1: PHASE1, V_PRE-CHARGE VOLTAGE = 1.3V, CH1: PHASE1G,
CH2: VR1 VO, CH3: VR_ON, CH4: PGOOD CH2: VR2 VO, CH3: VR_ON, CH4: PGOODG
FIGURE 38. VR1 STEADY STATE, VIN = 19V, IO = 94A, VID = 0.9V FIGURE 39. VR1 LOAD RELEASE RESPONSE, VIN = 12V, VID = 0.9V,
CH1: PHASE1, CH2: VR1 VO, CH3: PHASE2, IO = 28A/94A, SLEW TIME= 150ns, LL = 1.9mΩ,
CH4: PHASE3 CH1: PHASE1, CH2: VR1 VO, CH3: PHASE2,
CH4: PHASE3
FIGURE 40. VR1 LOAD INSERTION RESPONSE, VIN = 12V, VID = 0.9V, IO = 28A/94A, SLEW TIME= 150ns, LL = 1.9mΩ, CH1: PHASE1,
CH2: VR1 VO, CH3: PHASE2, CH4: PHASE
FIGURE 41. VR1 PS2 LOAD TRANSIENT RESPONSE, VIN = 19V, FIGURE 42. VR2 PS2 LOAD TRANSIENT RESPONSE, VIN = 19V,
VID = 0.6V, IO = 1A/5A, SLEW TIME= 150ns, VID = 0.6V, IO = 1A/5A, SLEW TIME= 150ns,
LL = 1.9mΩ,CH1: PHASE1, CH2: VR1 VO LL = 3.9mΩ,CH1: PHASE1G, CH2: VR2 VO
FIGURE 43. VR1 SETVID-FAST RESPONSE, IO = 5A, FIGURE 44. VR2 SETVID-FAST RESPONSE, IO = 5A,
VID = 0.3V - 0.9V, CH1: PHASE1, CH2: VR1 VO, VID = 0.5V - 0.8V, CH1: PHASE1G, CH2: VR2 VO,
CH3: SDA, CH4: ALERT# CH3: SDA, CH4: ALERT#
FIGURE 45. VR1 SETVID-SLOW RESPONSE, IO = 5A, FIGURE 46. VR2 SETVID-SLOW RESPONSE, IO = 5A,
VID = 0.3V - 0.9V, CH1: PHASE1, CH2: VR1 VO, VID = 0.4V - 0.9V, CH1: PHASE1G, CH2: VR2 VO,
CH3: SDA, CH4: ALERT# CH3: SDA, CH4: ALERT#
FIGURE 47. VR1 SETVID DECAY PRE_EMPTIVE BEHAVIOR, SETVID-FAST 0.8V AFTER SETVID DECAY 0V FROM 0.9V, IO = 4A, CH1: PHASE1,
CH2: VR1 VO, CH3: SDA, CH4: PHASE2
Revision History
The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you
have the latest Rev.
About Intersil
Intersil Corporation is a leader in the design and manufacture of high-performance analog, mixed-signal and power management
semiconductors. The company's products address some of the largest markets within the industrial and infrastructure, personal
computing and high-end consumer markets. For more information about Intersil, visit our website at www.intersil.com.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product
information page found at www.intersil.com. You may report errors or suggestions for improving this datasheet by visiting
www.intersil.com/en/support/ask-an-expert.html. Reliability reports are also available from our website at
http://www.intersil.com/en/support/qualandreliability.html#reliability
4X 3.60
5.00 A
B 36X 0.40
6
6
PIN #1 INDEX AREA
PIN 1
INDEX AREA
5.00
3.50
(4X) 0.15
PACKAGE OUTLINE
0.40
(36X 0.40
0.2 REF
(40X 0.20)
C 5
(40X 0.60)
0.00 MIN
0.05 MAX
TYPICAL RECOMMENDED LAND PATTERN DETAIL "X"
NOTES: