W25Q256JV SPI RevL 10182022 Plus
W25Q256JV SPI RevL 10182022 Plus
W25Q256JV SPI RevL 10182022 Plus
3V 256M-BIT
SERIAL FLASH MEMORY WITH
DUAL/QUAD SPI
For Industrial & Industrial Plus Grade
Table of Contents
-1-
W25Q256JV
-3-
W25Q256JV
1. GENERAL DESCRIPTIONS
The W25Q256JV (256M-bit) Serial Flash memory provides a storage solution for systems with limited
space, pins and power. The 25Q series offers flexibility and performance well beyond ordinary Serial Flash
devices. They are ideal for code shadowing to RAM, executing code directly from Dual/Quad SPI (XIP)
and storing voice, text and data. The device operates on a single 2.7V to 3.6V power supply with current
consumption as low as 1µA for power-down. All devices are offered in space-saving packages.
The W25Q256JV array is organized into 131,072 programmable pages of 256-bytes each. Up to 256
bytes can be programmed at a time. Pages can be erased in groups of 16 (4KB sector erase), groups of
128 (32KB block erase), groups of 256 (64KB block erase) or the entire chip (chip erase). The
W25Q256JV has 8,192 erasable sectors and 512 erasable blocks respectively. The small 4KB sectors
allow for greater flexibility in applications that require data and parameter storage.
The W25Q256JV supports the standard Serial Peripheral Interface (SPI), Dual/Quad I/O SPI: Serial
Clock, Chip Select, Serial Data I/O0 (DI), I/O1 (DO), I/O2, and I/O3. SPI clock frequencies of W25Q256JV
of up to 133MHz are supported allowing equivalent clock rates of 266MHz (133MHz x 2) for Dual I/O and
532MHz (133MHz x 4) for Quad I/O when using the Fast Read Dual/Quad I/O. These transfer rates can
outperform standard Asynchronous 8 and 16-bit Parallel Flash memories.
Additionally, the device supports JEDEC standard manufacturer and device ID and SFDP Register, a 64-
bit Unique Serial Number and three 256-bytes Security Registers.
2. FEATURES
New Family of SpiFlash Memories Flexible Architecture with 4KB sectors
– W25Q256JV: 256M-bit / 32M-byte – Uniform Sector/Block Erase (4K/32K/64K-Byte)
– Standard SPI: CLK, /CS, DI, DO – Program 1 to 256 byte per programmable page
– Dual SPI: CLK, /CS, IO0, IO1, – Erase/Program Suspend & Resume
– Quad SPI: CLK, /CS, IO0, IO1, IO2, IO3
– 3 or 4-Byte Addressing Mode Advanced Security Features
– Software & Hardware Reset(1) – Software and Hardware Write-Protect
– Power Supply Lock-Down
Highest Performance Serial Flash – Special OTP protection
– 133MHz Standard/Dual/Quad SPI clocks – Top/Bottom, Complement array protection
– 266/532MHz equivalent Dual/Quad SPI – Individual Block/Sector array protection
– 66MB/S continuous data transfer rate – 64-Bit Unique ID for each device
– Min. 100K Program-Erase cycles per sector – Discoverable Parameters (SFDP) Register
– More than 20-year data retention – 3X256-Bytes Security Registers with OTP locks
– Volatile & Non-volatile Status Register Bits
Efficient “Continuous Read”
– Quad Peripheral Interface Space Efficient Packaging(2)
– Allows true XIP (execute in place) operation – 8-pad WSON 8x6-mm
– Outperforms X16 Parallel Flash – 8-pad WFLGA 6x5-mm
Low Power, Wide Temperature Range – 16-pin SOIC 300-mil (additional /Reset pin)
– Single 2.7 to 3.6V supply – 24-ball TFBGA 8x6-mm(additional /Reset pin)
–<1µA Power-down (typ.) – Contact Winbond for KGD and other options
– -40°C to +85°C operating range
– -40°C to +105°C operating range
-5-
W25Q256JV
/CS 1 8 VCC
/HOLD or /RESET
DO (IO1) 2 7
(IO3)
/WP (IO2) 3 6 CLK
GND 4 5 DI (IO0)
Figure 1a. W25Q256JV Pad Assignments, 8-pad WSON 8x6-mm (Package Code E & M)
Top View
/HOLD (IO3) 1 16 CLK
VCC 2 15 DI (IO0)
/RESET 3 14 NC
NC 4 13 NC
NC 5 12 NC
NC 6 11 NC
/CS 7 10 GND
DO (IO1) 8 9 /WP (IO2)
Figure 1b. W25Q256JV Pin Assignments, 16-pin SOIC 300-mil (Package Code F)
-7-
W25Q256JV
A1 A2 A3 A4
A2 A3 A4 A5 NC NC NC /RESET
NC NC /RESET NC
B1 B2 B3 B4
B1 B2 B3 B4 B5 NC CLK GND VCC
NC CLK GND VCC NC
C1 C2 C3 C4
C1 C2 C3 C4 C5 NC /CS NC /WP (IO2)
NC /CS NC /WP (IO2) NC
D1 D2 D3 D4
D1 D2 D3 D4 D5 NC DO(IO1) DI(IO0) /HOLD(IO3)
NC DO(IO1) DI(IO0) /HOLD(IO3) NC
E1 E2 E3 E4
E1 E2 E3 E4 E5 NC NC NC NC
NC NC NC NC NC
F1 F2 F3 F4
NC NC NC NC
4. PIN DESCRIPTIONS
4.2 Serial Data Input, Output and IOs (DI, DO and IO0, IO1, IO2, IO3)
The W25Q256JV supports standard SPI, Dual SPI and Quad SPI operation. Standard SPI instructions
use the unidirectional DI (input) pin to serially write instructions, addresses or data to the device on the
rising edge of the Serial Clock (CLK) input pin. Standard SPI also uses the unidirectional DO (output) to
read data or status from the device on the falling edge of CLK.
Dual and Quad SPI instructions use the bidirectional IO pins to serially write instructions, addresses or
data to the device on the rising edge of CLK and read data or status from the device on the falling edge of
CLK. Quad SPI instructions require the non-volatile Quad Enable bit (QE) in Status Register-2 to be set.
When QE=1, the /WP pin becomes IO2 and the /HOLD pin becomes IO3.
-9-
W25Q256JV
5. BLOCK DIAGRAM
6. FUNCTIONAL DESCRIPTIONS
6.1 SPI Operations
Power Up
Device Initialization
& Status Register Refresh
( Non- Volatile Cells)
ADP = 0 ADP = 1
ADP bit value
- 11 -
W25Q256JV
For the SOIC-16 and TFBGA package, W25Q256JV provides a dedicated /RESET pin. Drive the /RESET
pin low for a minimum period of ~1us (tRESET*) will reset the device to its initial power-on state.
Hardware /RESET pin has the highest priority among all the input signals. Drive /RESET low for a
minimum period of ~1us (tRESET*) will interrupt any on-going external/internal operations, regardless the
status of other SPI signals (/CS, CLK, IOs).
Note:
1. While a faster /RESET pulse (as short as a few hundred nanoseconds) will often reset the device, a
1us minimum pulse is recommended to ensure reliable operation.
2. There is an internal pull-up resistor for the dedicated /RESET pin on the SOIC-16 package. If the reset
function is not used, this pin can be left floating in the system.
Upon power-up or at power-down, the W25Q256JV will maintain a reset condition while VCC is below the
threshold value of VWI, (See Power-up Timing and Voltage Levels and Figure 43). While reset, all
operations are disabled and no instructions are recognized. During power-up and after the VCC voltage
exceeds VWI, all program and erase related instructions are further disabled for a time delay of t PUW . This
includes the Write Enable, Page Program, Sector Erase, Block Erase, Chip Erase and the Write Status
Register instructions. Note that the chip select pin (/CS) must track the VCC supply level at power-up until
the VCC-min level and tVSL time delay is reached, and it must also track the VCC supply level at power-
down to prevent adverse command sequence. If needed, a pull-up resistor on /CS pin can be used to
accomplish this.
After power-up the device is automatically placed in a write-disabled state with the Status Register Write
Enable Latch (WEL) set to a 0. A Write Enable instruction must be issued before a Page Program, Sector
Erase, Block Erase, Chip Erase or Write Status Register instruction will be accepted. After completing a
program, erase or write instruction the Write Enable Latch (WEL) is automatically cleared to a write-
disabled state of 0.
Software controlled write protection is facilitated using the Write Status Register instruction and setting the
Status Register Protect (SRP, SRL) and Block Protect (CMP, TB, BP[3:0]) bits. These settings allow a
portion or the entire memory array to be configured as read only. Used in conjunction with the Write
Protect (/WP) pin, changes to the Status Register can be enabled or disabled under hardware control. See
Status Register section for further information. Additionally, the Power-down instruction offers an extra
level of write protection as all instructions are ignored except for the Release Power-down instruction.
The W25Q256JV also provides another Write Protect method using the Individual Block Locks. Each
64KB block (except the top and bottom blocks, total of 510 blocks) and each 4KB sector within the
top/bottom blocks (total of 32 sectors) are equipped with an Individual Block Lock bit. When the lock bit is
0, the corresponding sector or block can be erased or programmed; when the lock bit is set to 1, Erase or
Program commands issued to the corresponding sector or block will be ignored. When the device is
powered on, all Individual Block Lock bits will be 1, so the entire memory array is protected from
Erase/Program. An “Individual Block Unlock (39h)” instruction must be issued to unlock any specific sector
or block.
The WPS bit in Status Register-3 is used to decide which Write Protect scheme should be used. When
WPS=0 (factory default), the device will only utilize CMP, TB, BP[3:0] bits to protect specific areas of the
array; when WPS=1, the device will utilize the Individual Block Locks for write protection.
- 13 -
W25Q256JV
S7 S6 S5 S4 S3 S2 S1 S0
Erase/Write In
s
Progress
(Status-Only)
7.1.3 Block Protect Bits (BP3, BP2, BP1, BP0) – Volatile/Non-Volatile Writable
The Block Protect Bits (BP3, BP2, BP1, BP0) are non-volatile read/write bits in the status register (S5, S4,
S3, and S2) that provide Write Protection control and status. Block Protect bits can be set using the Write
Status Register Instruction (see tW in AC characteristics). All, none or a portion of the memory array can
be protected from Program and Erase instructions (see Status Register Memory Protection table). The
factory default setting for the Block Protection Bits is 0, none of the array protected.
- 15 -
W25Q256JV
Status
SRL SRP /WP Register Description
Software /WP pin has no control. The Status register can be written to
0 0 X
Protection after a Write Enable instruction, WEL=1. [Factory Default]
Hardware When /WP pin is low the Status Register locked and cannot be
0 1 0
Protected written to.
Hardware When /WP pin is high the Status register is unlocked and can
0 1 1
Unprotected be written to after a Write Enable instruction, WEL=1.
Power Supply Status Register is protected and cannot be written to again until
1 X X
Lock-Down the next power-down, power-up cycle.(1)
1. When SRL =1, a power-down, power-up cycle will change SRL =0 state.
2. Please contact Winbond for details regarding the special instruction sequence.
Suspend Status
(Status- Only)
Complement Protect
( Volatile/Non- Volatile Writable)
Reserved
Quad Enable
( Volatile/Non- Volatile Writable)
Status Register Protect 1
( Volatile/Non- Volatile Writable)
7.1.3 Security Register Lock Bits (LB3, LB2, LB1) – Non-Volatile OTP Writable
The Security Register Lock Bits (LB3, LB2, LB1) are non-volatile One Time Program (OTP) bits in Status
Register (S13, S12, S11) that provide the write protect control and status to the Security Registers. The
default state of LB3-1 is 0, Security Registers are unlocked. LB3-1 can be set to 1 individually using the
Write Status Register instruction. LB3-1 are One Time Programmable (OTP), once it’s set to 1, the
corresponding 256-Byte Security Register will become read-only permanently.
- 17 -
W25Q256JV
Reserved
Reserved
Notes:
1. Factory default for part numbers with ordering options “IN”.
2. Factory default for part numbers with ordering options “IQ”.
- 19 -
W25Q256JV
Notes:
3. X = don’t care
4. If any Erase or Program command specifies a memory region that contains protected data portion, this command will be
ignored.
Notes:
1. X = don’t care
2. If any Erase or Program command specifies a memory region that contains protected data portion, this command will be
ignored.
- 21 -
W25Q256JV
Sector 15 (4KB)
Block 511
Sector 14 (4KB)
(64KB)
Sector 1 (4KB)
Sector 0 (4KB)
Notes:
1. Individual Block/Sector protection is only valid when WPS=1.
2. All individual block/sector lock bits are set to 1 by default after power up, all memory array is protected.
Reserved
for higher densities
512Mb ~ 32Gb
(Volatile Writable Only)
- 23 -
W25Q256JV
8. INSTRUCTIONS
The Standard/Dual/Quad SPI instruction set of the W25Q256JV consists of 48 basic instructions that are
fully controlled through the SPI bus (see Instruction Set Table1-4). Instructions are initiated with the falling
edge of Chip Select (/CS). The first byte of data clocked into the DI input provides the instruction code.
Data on the DI input is sampled on the rising edge of clock with most significant bit (MSB) first.
Instructions vary in length from a single byte to several bytes and may be followed by address bytes, data
bytes, dummy bytes (don’t care), and in some cases, a combination. Instructions are completed with the
rising edge of edge /CS. Clock relative timing diagrams for each instruction are included in Figures 5
through 57. All read instructions can be completed after any clocked bit. However, all instructions that
Write, Program or Erase must complete on a byte boundary (/CS driven high after a full 8-bits have been
clocked) otherwise the instruction will be ignored. This feature further protects the device from inadvertent
writes. Additionally, while the memory is being programmed or erased, or when the Status Register is
being written, all instructions except for Read Status Register will be ignored until the program or erase
cycle has completed.
Note: For DTR, QPI supporting, please refer to W25Q256JV DTR datasheet.
Number of Clock(1-1-1) 8 8 8 8 8 8 8
Write Enable 06h
Volatile SR Write Enable 50h
Write Disable 04h
Release Power-down / ID ABh Dummy Dummy Dummy (ID7-ID0)(2)
Manufacturer/Device ID 90h Dummy Dummy 00h (MF7-MF0) (ID7-ID0)
JEDEC ID 9Fh (MF7-MF0) (ID15-ID8) (ID7-ID0)
Read Unique ID 4Bh Dummy Dummy Dummy Dummy (UID63-0)
Read Data 03h A23-A16 A15-A8 A7-A0 (D7-D0)
Read Data with 4-Byte Address 13h A31-A24 A23-A16 A15-A8 A7-A0 (D7-D0)
Fast Read 0Bh A23-A16 A15-A8 A7-A0 Dummy (D7-D0)
Fast Read with 4-Byte Address 0Ch A31-A24 A23-A16 A15-A8 A7-A0 Dummy (D7-D0)
Page Program 02h A23-A16 A15-A8 A7-A0 D7-D0 D7-D0(3)
Page Program with 4-Byte Address 12h A31-A24 A23-A16 A15-A8 A7-A0 D7-D0 D7-D0(3)
Sector Erase (4KB) 20h A23-A16 A15-A8 A7-A0
Sector Erase (4KB) with 4-Byte Address 21h A31-A24 A23-A16 A15-A8 A7-A0
Block Erase (32KB) 52h A23-A16 A15-A8 A7-A0
Block Erase (64KB) D8h A23-A16 A15-A8 A7-A0
Block Erase (64KB) with 4-Byte Address DCh A31-A24 A23-A16 A15-A8 A7-A0
Chip Erase C7h/60h
Read Status Register-1 05h (S7-S0)(2)
(4)
Write Status Register-1 01h (S7-S0)(4)
Read Status Register-2 35h (S15-S8)(2)
Write Status Register-2 31h (S15-S8)
Read Status Register-3 15h (S23-S16)(2)
Write Status Register-3 11h (S23-S16)
Read Extended Addr. Reg. C8h (EA7-EA0)(2)
Write Extended Addr. Reg. C5h (EA7-EA0)
Read SFDP Register 5Ah A23-A16 A15-A8 A7-A0 Dummy (D7-D0)
Erase Security Register(5) 44h A23-A16 A15-A8 A7-A0
Program Security Register(5) 42h A23-A16 A15-A8 A7-A0 D7-D0 D7-D0(3)
Read Security Register(5) 48h A23-A16 A15-A8 A7-A0 Dummy (D7-D0)
Global Block Lock 7Eh
Global Block Unlock 98h
Read Block Lock 3Dh A23-A16 A15-A8 A7-A0 (L7-L0)
Individual Block Lock 36h A23-A16 A15-A8 A7-A0
Individual Block Unlock 39h A23-A16 A15-A8 A7-A0
Erase / Program Suspend 75h
Erase / Program Resume 7Ah
Power-down B9h
Enter 4-Byte Address Mode B7h
Exit 4-Byte Address Mode E9h
Enable Reset 66h
Reset Device 99h
- 25 -
W25Q256JV
Number of Clock(1-1-2) 8 8 8 8 8 4 4 4 4 4
Fast Read Dual Output 3Bh A23-A16 A15-A8 A7-A0 Dummy (D7-D0) (7)
…
Fast Read Dual Output
3Ch A31-A24 A23-A16 A15-A8 A7-A0 Dummy Dummy (D7-D0)(7) …
with 4-Byte Address
Number of Clock(1-2-2) 8 4 4 4 4 4 4 4 4 4
Fast Read Dual I/O BBh A23-A16 A15-A8 A7-A0 Dummy(11) (D7-D0) …
Fast Read Dual I/O
BCh A31-A24 A23-A16 A15-A8 A7-A0 Dummy(11) (D7-D0) …
with 4-Byte Address
Number of Clock(1-1-4) 8 8 8 8 2 2 2 2 2 2
Quad Input Page
32h A23-A16 A15-A8 A7-A0 (D7-D0)(9) (D7-D0)(3) …
Program
Quad Page Program
34h A31-A24 A23-A16 A15-A8 A7-A0 D7-D0 … …
with 4-Byte Address
Fast Read Quad Output 6Bh A23-A16 A15-A8 A7-A0 Dummy Dummy Dummy Dummy (D7-D0)(9) …
Number of Clock(1-1-4) 8 8 8 8 8 2 2 2 2 2
Number of Clock(1-4-4) 8 2 2 2 2 2 2 2 2 2
Mftr./Device ID Quad I/O 94h A23-A16 A15-A8 0 Dummy(11) Dummy Dummy (MF7-MF0) (ID7-ID0)
Fast Read Quad I/O EBh A23-A16 A15-A8 A7-A0 Dummy(11) Dummy Dummy (D7-D0) …
Fast Read Quad I/O
ECh A31-A24 A23-A16 A15-A8 A7-A0f Dummy(11) Dummy Dummy (D7-D0) …
with 4-Byte Address
Set Burst with Wrap 77h Dummy Dummy Dummy W7-W0
Number of Clock(1-1-1) 8 8 8 8 8 8 8
Write Enable 06h
Volatile SR Write Enable 50h
Write Disable 04h
Release Power-down / ID ABh Dummy Dummy Dummy (ID7-ID0)(2)
Manufacturer/Device ID 90h Dummy Dummy 00h (MF7-MF0) (ID7-ID0)
JEDEC ID 9Fh (MF7-MF0) (ID15-ID8) (ID7-ID0)
Read Unique ID 4Bh Dummy Dummy Dummy Dummy Dummy (UID63-0)
Read Data 03h A31-A24 A23-A16 A15-A8 A7-A0 (D7-D0)
Read Data with 4-Byte Address 13h A31-A24 A23-A16 A15-A8 A7-A0 (D7-D0)
Fast Read 0Bh A31-A24 A23-A16 A15-A8 A7-A0 Dummy (D7-D0)
Fast Read with 4-Byte Address 0Ch A31-A24 A23-A16 A15-A8 A7-A0 Dummy (D7-D0)
Page Program 02h A31-A24 A23-A16 A15-A8 A7-A0 D7-D0 D7-D0(3)
Page Program with 4-Byte Address 12h A31-A24 A23-A16 A15-A8 A7-A0 D7-D0 D7-D0(3)
Sector Erase (4KB) 20h A31-A24 A23-A16 A15-A8 A7-A0
Sector Erase (4KB) with 4-Byte Address 21h A31-A24 A23-A16 A15-A8 A7-A0
Block Erase (32KB) 52h A31-A24 A23-A16 A15-A8 A7-A0
Block Erase (64KB) D8h A31-A24 A23-A16 A15-A8 A7-A0
Block Erase (64KB) with 4-Byte Address DCh A31-A24 A23-A16 A15-A8 A7-A0
Chip Erase C7h/60h
Read Status Register-1 05h (S7-S0)(2)
Write Status Register-1(4) 01h (S7-S0)(4)
Read Status Register-2 35h (S15-S8)(2)
Write Status Register-2 31h (S15-S8)
Read Status Register-3 15h (S23-S16)(2)
Write Status Register-3 11h (S23-S16)
Read Extended Addr. Reg. C8h (EA7-EA0)(2)
Write Extended Addr. Reg. C5h (EA7-EA0)
Read SFDP Register 5Ah A23-A16 A15-A8 A7-A0 Dummy (D7-D0)
Erase Security Register(5) 44h A31-A24 A23-A16 A15-A8 A7-A0
Program Security Register(5) 42h A31-A24 A23-A16 A15-A8 A7-A0 D7-D0 D7-D0(3)
Read Security Register(5) 48h A31-A24 A23-A16 A15-A8 A7-A0 Dummy (D7-D0)
Global Block Lock 7Eh
Global Block Unlock 98h
Read Block Lock 3Dh A31-A24 A23-A16 A15-A8 A7-A0 (L7-L0)
Individual Block Lock 36h A31-A24 A23-A16 A15-A8 A7-A0
Individual Block Unlock 39h A31-A24 A23-A16 A15-A8 A7-A0
Erase / Program Suspend 75h
Erase / Program Resume 7Ah
Power-down B9h
Enter 4-Byte Address Mode B7h
Exit 4-Byte Address Mode E9h
Enable Reset 66h
Reset Device 99h
- 27 -
W25Q256JV
8.1.5 Instruction Set Table 4 (Dual/Quad SPI Instructions, 4-Byte Address Mode)
Data Input Output Byte 1 Byte 2 Byte 3 Byte 4 Byte 5 Byte 6 Byte 7 Byte 8 Byte9
Number of Clock(1-1-2) 8 8 8 8 8 8 4 4
Fast Read Dual Output 3Bh A31-A24 A23-A16 A15-A8 A7-A0 Dummy (D7-D0,…)(7)
Fast Read Dual Output
with 4-Byte Address 3Ch A31-A24 A23-A16 A15-A8 A7-A0 Dummy (D7-D0,…)(7)
Number of Clock(1-2-2) 8 4 4 4 4 4 4 4
(11)
Mftr./Device ID Dual I/O 92h A31-A24 A23-A16 A15-A8 00 Dummy (MF7-MF0) (ID7-ID0)
Fast Read Dual I/O BBh A31-A24 A23-A16 A15-A8 A7-A0 Dummy(11) (D7-D0)
Fast Read Dual I/O
with 4-Byte Address BCh A31-A24 A23-A16 A15-A8 A7-A0 Dummy(11) (D7-D0)
Number of Clock(1-1-4) 8 8 8 8 8 4 4 4
(9) (3)..
Quad Input Page Program 32h A31-A24 A23-A16 A15-A8 A7-A0 (D7-D0) (D7-D0)
Quad Page Program
with 4-Byte Address 34h A31-A24 A23-A16 A15-A8 A7-A0 D7-D0 D7-D0 D7-D0 D7-D0
(9)
Fast Read Quad Output 6Bh A31-A24 A23-A16 A15-A8 A7-A0 Dummy Dummy (D7-D0)
Fast Read Quad Output
6Ch A31-A24 A23-A16 A15-A8 A7-A0 Dummy Dummy (D7-D0)(9)
with 4-Byte Address
Number of Clock(1-4-4) 8 2 2 2 2 2 4 2 2
Mftr./Device ID Quad I/O 94h A31-A24 A23-A16 A15-A8 00 Dummy(11) Dummy (MF7-MF0) (ID7-ID0)
Fast Read Quad I/O EBh A31-A24 A23-A16 A15-A8 A7-A0 Dummy(11) Dummy (D7-D0)
Fast Read Quad I/O
with 4-Byte Address ECh A31-A24 A23-A16 A15-A8 A7-A0 Dummy(11) Dummy (D7-D0)
Set Burst with Wrap 77h Dummy Dummy Dummy Dummy W7-W0
Notes:
1. Data bytes are shifted with Most Significant Bit first. Byte fields with data in parenthesis “( )” indicate data
output from the device on either 1, 2 or 4 IO pins.
2. The Status Register contents and Device ID will repeat continuously until /CS terminates the instruction.
3. At least one byte of data input is required for Page Program, Quad Page Program and Program Security
Registers, up to 256 bytes of data input. If more than 256 bytes of data are sent to the device, the
addressing will wrap to the beginning of the page and overwrite previously sent data.
4. Write Status Register-1 (01h) can also be used to program Status Register-1&2, see section 8.2.5.
5. Security Register Address:
Security Register 1: A23-16 = 00h; A15-8 = 10h; A7-0 = byte address
Security Register 2: A23-16 = 00h; A15-8 = 20h; A7-0 = byte address
Security Register 3: A23-16 = 00h; A15-8 = 30h; A7-0 = byte address
6. Dual SPI address input format:
IO0 = A22, A20, A18, A16, A14, A12, A10, A8 A6, A4, A2, A0, M6, M4, M2, M0
IO1 = A23, A21, A19, A17, A15, A13, A11, A9 A7, A5, A3, A1, M7, M5, M3, M1
7. Dual SPI data output format:
IO0 = (D6, D4, D2, D0)
IO1 = (D7, D5, D3, D1)
8. Quad SPI address input format: Set Burst with Wrap input format:
IO0 = A20, A16, A12, A8, A4, A0, M4, M0 IO0 = x, x, x, x, x, x, W4, x
IO1 = A21, A17, A13, A9, A5, A1, M5, M1 IO1 = x, x, x, x, x, x, W5, x
IO2 = A22, A18, A14, A10, A6, A2, M6, M2 IO2 = x, x, x, x, x, x, W6, x
IO3 = A23, A19, A15, A11, A7, A3, M7, M3 IO3 = x, x, x, x, x, x, x, x
9. Quad SPI data input/output format:
IO0 = (D4, D0, …..)
IO1 = (D5, D1, …..)
IO2 = (D6, D2, …..)
IO3 = (D7, D3, …..)
10. Fast Read Quad I/O data output format:
IO0 = (x, x, x, x, D4, D0, D4, D0)
IO1 = (x, x, x, x, D5, D1, D5, D1)
IO2 = (x, x, x, x, D6, D2, D6, D2)
IO3 = (x, x, x, x, D7, D3, D7, D3)
11. The first dummy is M7-M0 should be set to Fxh
- 29 -
W25Q256JV
/CS
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (06h)
DI
(IO0)
DO High Impedance
(IO1)
/CS
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (50h)
DI
(IO0)
DO High Impedance
(IO1)
/CS
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (04h)
DI
(IO0)
DO High Impedance
(IO1)
8.2.4 Read Status Register-1 (05h), Status Register-2 (35h) & Status Register-3 (15h)
The Read Status Register instructions allow the 8-bit Status Registers to be read. The instruction is
entered by driving /CS low and shifting the instruction code “05h” for Status Register-1, “35h” for Status
Register-2 or “15h” for Status Register-3 into the DI pin on the rising edge of CLK. The status register bits
are then shifted out on the DO pin at the falling edge of CLK with most significant bit (MSB) first as shown
in Figure 8. Refer to section 7.1 for Status Register descriptions.
The Read Status Register instruction may be used at any time, even while a Program, Erase or Write
Status Register cycle is in progress. This allows the BUSY status bit to be checked to determine when the
cycle is complete and if the device can accept another instruction. The Status Register can be read
continuously, as shown in Figure 8. The instruction is completed by driving /CS high.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK Mode 0
Instruction (05h/35h/15h)
DI
(IO0)
Status Register-1/2/3 out Status Register-1/2/3 out
DO High Impedance
7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7
(IO1)
* = MSB * *
- 31 -
W25Q256JV
8.2.5 Write Status Register-1 (01h), Status Register-2 (31h) & Status Register-3 (11h)
The Write Status Register instruction allows the Status Registers to be written. The writable Status
Register bits include: TB, BP[3:0] in Status Register-1; CMP, LB[3:1], QE, SRL in Status Register-2;,
DRV1, DRV0, WPS & ADP in Status Register-3. All other Status Register bit locations are read-only and
will not be affected by the Write Status Register instruction. LB[3:1] are non-volatile OTP bits, once it is set
to 1, it cannot be cleared to 0.
To write non-volatile Status Register bits, a standard Write Enable (06h) instruction must previously have
been executed for the device to accept the Write Status Register instruction (Status Register bit WEL
must equal 1). Once write enabled, the instruction is entered by driving /CS low, sending the instruction
code “01h/31h/11h”, and then writing the status register data byte as illustrated in Figure 9a.
To write volatile Status Register bits, a Write Enable for Volatile Status Register (50h) instruction must
have been executed prior to the Write Status Register instruction (Status Register bit WEL remains 0).
However, SRL and LB[3:1] cannot be changed from “1” to “0” because of the OTP protection for these
bits. Upon power off or the execution of a Software/Hardware Reset, the volatile Status Register bit values
will be lost, and the non-volatile Status Register bit values will be restored.
During non-volatile Status Register write operation (06h combined with 01h/31h/11h), after /CS is driven
high, the self-timed Write Status Register cycle will commence for a time duration of t W (See AC
Characteristics). While the Write Status Register cycle is in progress, the Read Status Register instruction
may still be accessed to check the status of the BUSY bit. The BUSY bit is a 1 during the Write Status
Register cycle and a 0 when the cycle is finished and ready to accept other instructions again. After the
Write Status Register cycle has finished, the Write Enable Latch (WEL) bit in the Status Register will be
cleared to 0.
During volatile Status Register write operation (50h combined with 01h/31h/11h), after /CS is driven high,
the Status Register bits will be refreshed to the new values within the time period of t SHSL2 (See AC
Characteristics). BUSY bit will remain 0 during the Status Register bit refresh period.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Mode 3
CLK Mode 0 Mode 0
Instruction
Register-1/2/3 in
(01h/31h/11h)
DI
7 6 5 4 3 2 1 0
(IO0)
*
DO High Impedance
(IO1)
* = MSB
Figure 9a. Write Status Register-1/2/3 Instruction
The W25Q256JV is also backward compatible to Winbond’s previous generations of serial flash
memories, in which the Status Register-1&2 can be written using a single “Write Status Register-1 (01h)”
command. To complete the Write Status Register-1&2 instruction, the /CS pin must be driven high after
the sixteenth bit of data that is clocked in as shown in Figure 9b. If /CS is driven high after the eighth
clock, the Write Status Register-1 (01h) instruction will only program the Status Register-1, the Status
Register-2 will not be affected (Previous generations will clear CMP and QE bits).
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 Mode 3
CLK Mode 0 Mode 0
- 33 -
W25Q256JV
When the device is in the 4-Byte Address Mode, the Extended Address Register is not used.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK Mode 0
Instruction (C8h)
DI
(IO0)
Extended Addr. Reg. Out Extended Addr. Reg. Out
DO High Impedance
7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7
(IO1)
* = MSB * *
Upon power up or the execution of a Software/Hardware Reset, the Extended Address Register bit values
will be cleared to 0.
The Extended Address Register is only effective when the device is in the 3-Byte Address Mode. When
the device operates in the 4-Byte Address Mode (ADS=1), any command with address input of A31-A24
will replace the Extended Address Register values. It is recommended to check and update the Extended
Address Register if necessary when the device is switched from 4-Byte to 3-Byte Address Mode.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Mode 3
CLK Mode 0 Mode 0
- 35 -
W25Q256JV
/CS
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (B7h)
DI
(IO0)
DO High Impedance
(IO1)
/CS
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (E9h)
DI
(IO0)
DO High Impedance
(IO1)
The Read Data instruction sequence is shown in Figure 14. If a Read Data instruction is issued while an
Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any
effects on the current cycle. The Read Data instruction allows clock rates from D.C. to a maximum of f R
(see AC Electrical Characteristics).
The Read Data (03h) instruction is only supported in Standard SPI mode.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31 32 33 34 35 36 37 38 39
CLK Mode 0
* = MSB *
- 37 -
W25Q256JV
The Read Data with 4-Byte Address instruction sequence is shown in Figure 15. If this instruction is issued
while an Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have
any effects on the current cycle. The Read Data with 4-Byte Address instruction allows clock rates from
D.C. to a maximum of fR (see AC Electrical Characteristics).
The Read Data with 4-Byte Address (13h) instruction is only supported in Standard SPI mode.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 36 37 38 39 40 41 42 43 44 45 46 47
CLK Mode 0
* = MSB *
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
CLK Mode 0
* = MSB
/CS
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
CLK
Dummy Clocks
DI
0
(IO0)
Data Out 1 Data Out 2
DO High Impedance
7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7
(IO1)
* *
- 39 -
W25Q256JV
The Fast Read with 4-Byte Address (0Ch) instruction is only supported in Standard SPI mode.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 36 37 38 39
CLK Mode 0
* = MSB
/CS
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
CLK
Dummy Clocks
DI
0
(IO0)
Data Out 1 Data Out 2
DO High Impedance
7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7
(IO1)
* *
Similar to the Fast Read instruction, the Fast Read Dual Output instruction can operate at the highest
possible frequency of FR (see AC Electrical Characteristics). This is accomplished by adding eight
“dummy” clocks after the 24/32-bit address as shown in Figure 19. The dummy clocks allow the device's
internal circuits additional time for setting up the initial address. The input data during the dummy clocks is
“don’t care”. However, the IO0 pin should be high-impedance prior to the falling edge of the first data out
clock.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
CLK Mode 0
/CS
* = MSB
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
CLK
IO0 switches from
Dummy Clocks Input to Output
DI
0 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6
(IO0)
DO High Impedance
7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7
(IO1)
* Data Out 1 * Data Out 2 * Data Out 3 * Data Out 4
- 41 -
W25Q256JV
The Fast Read Dual Output with 4-Byte Address (3Ch) instruction is only supported in Standard SPI
mode.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 36 37 38 39
CLK Mode 0
/CS
* = MSB
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
CLK
IO0 switches from
Dummy Clocks Input to Output
DI
0 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6
(IO0)
DO High Impedance
7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7
(IO1)
* Data Out 1 * Data Out 2 * Data Out 3 * Data Out 4
Figure 20. Fast Read Dual Output with 4-Byte Address Instruction
The Fast Read Quad Output instruction can operate at the highest possible frequency of F R (see AC
Electrical Characteristics). This is accomplished by adding eight “dummy” clocks after the 24/32-bit
address as shown in Figure 21. The dummy clocks allow the device's internal circuits additional time for
setting up the initial address. The input data during the dummy clocks is “don’t care”. However, the IO pins
should be high-impedance prior to the falling edge of the first data out clock.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
CLK Mode 0
IO0 23 22 21 3 2 1 0
High Impedance *
IO1
High Impedance
IO2
High Impedance
IO3
* = MSB
/CS
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
CLK
IO0 switches from
Dummy Clocks Input to Output
IO0 0 4 0 4 0 4 0 4 0 4
High Impedance
IO1 5 1 5 1 5 1 5 1 5
High Impedance
IO2 6 2 6 2 6 2 6 2 6
High Impedance
IO3 7 3 7 3 7 3 7 3 7
- 43 -
W25Q256JV
The Fast Read Quad Output with 4-Byte Address (6Ch) instruction is only supported in Standard SPI
mode.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 36 37 38 39
CLK Mode 0
IO0 31 30 29 3 2 1 0
High Impedance *
IO1
High Impedance
IO2
High Impedance
IO3
* = MSB
/CS
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
CLK
IO0 switches from
Dummy Clocks Input to Output
IO0 0 4 0 4 0 4 0 4 0 4
High Impedance
IO1 5 1 5 1 5 1 5 1 5
High Impedance
IO2 6 2 6 2 6 2 6 2 6
High Impedance
IO3 7 3 7 3 7 3 7 3 7
Figure 22. Fast Read Quad Output with 4-Byte Address Instruction
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK Mode 0
DO
23 21 19 17 15 13 11 9 7 5 3 1 7 5 3 1
(IO1)
* *
* = MSB
/CS
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
CLK
IOs switch from
Input to Output
DI
0 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6
(IO0)
DO
1 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7
(IO1)
* Byte 1 * Byte 2 * Byte 3 * Byte 4
Figure 23a. Fast Read Dual I/O (M7-M0 should be set to Fxh)
32-Bit Address is required when the device is operating in 4-Byte Address Mode
- 45 -
W25Q256JV
The Fast Read Dual I/O with 4-Byte Address (BCh) instruction is only supported in Standard SPI mode.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 21 22 23 24 25 26 27
CLK Mode 0
DO
31 29 27 5 3 1 7 5 3 1
(IO1)
* *
* = MSB
/CS
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
CLK
IOs switch from
Input to Output
DI
0 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6
(IO0)
DO
1 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7
(IO1)
* Byte 1 * Byte 2 * Byte 3 * Byte 4
Figure 25a. Fast Read Dual I/O w/ 4-Byte Addr. (M7-M0 shuld set to Fxh, SPI Mode only)
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK Mode 0
IOs switch from
Instruction (EBh) A23-16 A15-8 A7-0 M7-0 Dummy Dummy
Input to Output
IO0 20 16 12 8 4 0 4 0 4 0 4 0 4
IO1 21 17 13 9 5 1 5 1 5 1 5 1 5
IO2 22 18 14 10 6 2 6 2 6 2 6 2 6
IO3 23 19 15 11 7 3 7 3 7 3 7 3 7
Figure 26a. Fast Read Quad I/O (M7-M0 should be set to Fxh)
32-Bit Address is required when the device is operating in 4-Byte Address Mode
Fast Read Quad I/O with “8/16/32/64-Byte Wrap Around” in Standard SPI mode
The Fast Read Quad I/O instruction can also be used to access a specific portion within a page by issuing
a “Set Burst with Wrap” (77h) command prior to EBh. The “Set Burst with Wrap” (77h) command can
either enable or disable the “Wrap Around” feature for the following EBh commands. When “Wrap
Around” is enabled, the data being accessed can be limited to either an 8, 16, 32 or 64-byte section of a
256-byte page. The output data starts at the initial address specified in the instruction, once it reaches the
ending boundary of the 8/16/32/64-byte section, the output will wrap around to the beginning boundary
automatically until /CS is pulled high to terminate the command.
The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then
fill the cache afterwards within a fixed length (8/16/32/64-byte) of data without issuing multiple read
commands.
The “Set Burst with Wrap” instruction allows three “Wrap Bits”, W6-4 to be set. The W4 bit is used to
enable or disable the “Wrap Around” operation while W6-5 are used to specify the length of the wrap
around section within a page. Refer to section 8.2.24 for detail descriptions.
- 47 -
W25Q256JV
The Fast Read Quad I/O with 4-Byte Address (ECh) instruction is only supported in Standard SPI mode.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 14 15 16 17 18 19 20 21 22 23 24 25
CLK Mode 0
IOs switch from
Instruction (ECh) 32-Bit Address M7-0 Dummy Dummy
Input to Output
IO0 28 24 4 0 4 0 4 0 4 0 4
IO1 29 25 5 1 5 1 5 1 5 1 5
IO2 30 26 6 2 6 2 6 2 6 2 6
IO3 31 27 7 3 7 3 7 3 7 3 7
Figure 28. Fast Read Quad I/O w/ 4-Byte Addr. (M7-M0 should be set to Fxh)
Fast Read Quad I/O with “8/16/32/64-Byte Wrap Around” in Standard SPI mode
The Fast Read Quad I/O instruction can also be used to access a specific portion within a page by issuing
a “Set Burst with Wrap” (77h) command prior to ECh. The “Set Burst with Wrap” (77h) command can
either enable or disable the “Wrap Around” feature for the following ECh commands. When “Wrap
Around” is enabled, the data being accessed can be limited to either an 8, 16, 32 or 64-byte section of a
256-byte page. The output data starts at the initial address specified in the instruction, once it reaches the
ending boundary of the 8/16/32/64-byte section, the output will wrap around to the beginning boundary
automatically until /CS is pulled high to terminate the command.
The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then
fill the cache afterwards within a fixed length (8/16/32/64-byte) of data without issuing multiple read
commands.
The “Set Burst with Wrap” instruction allows three “Wrap Bits”, W6-4 to be set. The W4 bit is used to
enable or disable the “Wrap Around” operation while W6-5 are used to specify the length of the wrap
around section within a page. Refer to section 8.2.24 for detail descriptions.
W4 = 0 W4 =1 (DEFAULT)
W6, W5
Wrap Around Wrap Length Wrap Around Wrap Length
0 0 Yes 8-byte No N/A
0 1 Yes 16-byte No N/A
1 0 Yes 32-byte No N/A
1 1 Yes 64-byte No N/A
Once W6-4 is set by a Set Burst with Wrap instruction, all the following “Fast Read Quad I/O” instructions
will use the W6-4 setting to access the 8/16/32/64-byte section within any page. To exit the “Wrap Around”
function and return to normal read operation, another Set Burst with Wrap instruction should be issued to
set W4 = 1. The default value of W4 upon power on or after a software/hardware reset is 1.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Mode 3
CLK Mode 0 Mode 0
don't don't don't
Instruction (77h) care care care
Wrap Bit
IO0 X X X X X X w4 X
IO1 X X X X X X w5 X
IO2 X X X X X X w6 X
IO3 X X X X X X X X
- 49 -
W25Q256JV
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31 32 33 34 35 36 37 38 39
CLK Mode 0
2073
2074
2075
2076
2077
2078
2079
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 Mode 3
CLK Mode 0
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 36 37 38 39 40 41 42 43 44 45 46 47
CLK Mode 0
2080
2081
2082
2083
2084
2085
2086
2087
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 Mode 3
CLK Mode 0
- 51 -
W25Q256JV
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
CLK Mode 0
IO0 23 22 21 3 2 1 0
*
IO1
IO2
IO3
* = MSB
/CS
536
537
538
539
540
541
542
543
31 32 33 34 35 36 37 Mode 3
CLK Mode 0
Byte Byte Byte Byte
Byte 1 Byte 2 Byte 3
253 254 255 256
IO0 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0
IO1 5 1 5 1 5 1 5 1 5 1 5 1 5 1
IO2 6 2 6 2 6 2 6 2 6 2 6 2 6 2
IO3 7 3 7 3 7 3 7 3 7 3 7 3 7 3
* * * * * * *
Figure 34. Quad Input Page Program Instruction
32-Bit Address is required when the device is operating in 4-Byte Address Mode
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 36 37 38 39
CLK Mode 0
IO0 31 30 29 3 2 1 0
*
IO1
IO2
IO3
* = MSB
/CS
544
545
546
547
548
549
550
551
39 40 41 42 43 44 45 Mode 3
CLK Mode 0
Byte Byte Byte Byte
Byte 1 Byte 2 Byte 3
253 254 255 256
IO0 0 4 0 4 0 4 0 4 0 4 0 4 0 4 0
IO1 5 1 5 1 5 1 5 1 5 1 5 1 5 1
IO2 6 2 6 2 6 2 6 2 6 2 6 2 6 2
IO3 7 3 7 3 7 3 7 3 7 3 7 3 7 3
* * * * * * *
Figure 35. Quad Input Page Program with 4-Byte Addr.
- 53 -
W25Q256JV
The /CS pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the
Sector Erase instruction will not be executed. After /CS is driven high, the self-timed Sector Erase
instruction will commence for a time duration of tSE (See AC Characteristics). While the Sector Erase
cycle is in progress, the Read Status Register instruction may still be accessed for checking the status of
the BUSY bit. The BUSY bit is a 1 during the Sector Erase cycle and becomes a 0 when the cycle is
finished and the device is ready to accept other instructions again. After the Sector Erase cycle has
finished the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Sector Erase
instruction will not be executed if the addressed page is protected by the Block Protect (CMP, TB, BP3,
BP2, BP1, and BP0) bits or the Individual Block/Sector Locks.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 29 30 31 Mode 3
CLK Mode 0 Mode 0
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 37 38 39 Mode 3
CLK Mode 0 Mode 0
- 55 -
W25Q256JV
The /CS pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the
Block Erase instruction will not be executed. After /CS is driven high, the self-timed Block Erase instruction
will commence for a time duration of tBE1 (See AC Characteristics). While the Block Erase cycle is in
progress, the Read Status Register instruction may still be accessed for checking the status of the BUSY
bit. The BUSY bit is a 1 during the Block Erase cycle and becomes a 0 when the cycle is finished and the
device is ready to accept other instructions again. After the Block Erase cycle has finished the Write
Enable Latch (WEL) bit in the Status Register is cleared to 0. The Block Erase instruction will not be
executed if the addressed page is protected by the Block Protect (CMP, TB, BP3, BP2, BP1, and BP0)
bits or the Individual Block/Sector Locks.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 29 30 31 Mode 3
CLK Mode 0 Mode 0
The /CS pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the
Block Erase instruction will not be executed. After /CS is driven high, the self-timed Block Erase instruction
will commence for a time duration of tBE (See AC Characteristics). While the Block Erase cycle is in
progress, the Read Status Register instruction may still be accessed for checking the status of the BUSY
bit. The BUSY bit is a 1 during the Block Erase cycle and becomes a 0 when the cycle is finished and the
device is ready to accept other instructions again. After the Block Erase cycle has finished the Write
Enable Latch (WEL) bit in the Status Register is cleared to 0. The Block Erase instruction will not be
executed if the addressed page is protected by the Block Protect (CMP, TB, BP3, BP2, BP1, and BP0)
bits or the Individual Block/Sector Locks.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 29 30 31 Mode 3
CLK Mode 0 Mode 0
- 57 -
W25Q256JV
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 37 38 39 Mode 3
CLK Mode 0 Mode 0
The /CS pin must be driven high after the eighth bit has been latched. If this is not done the Chip Erase
instruction will not be executed. After /CS is driven high, the self-timed Chip Erase instruction will
commence for a time duration of tCE (See AC Characteristics). While the Chip Erase cycle is in progress,
the Read Status Register instruction may still be accessed to check the status of the BUSY bit. The BUSY
bit is a 1 during the Chip Erase cycle and becomes a 0 when finished and the device is ready to accept
other instructions again. After the Chip Erase cycle has finished the Write Enable Latch (WEL) bit in the
Status Register is cleared to 0. The Chip Erase instruction will not be executed if any memory region is
protected by the Block Protect (CMP, TB, BP3, BP2, BP1, and BP0) bits or the Individual Block/Sector
Locks.
/CS
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (C7h/60h)
DI
(IO0)
DO High Impedance
(IO1)
- 59 -
W25Q256JV
The Write Status Register instruction (01h) and Erase instructions (20h, 52h, D8h, C7h, 60h, 44h) are not
allowed during Erase Suspend. Erase Suspend is valid only during the Sector or Block erase operation. If
written during the Chip Erase operation, the Erase Suspend instruction is ignored. The Write Status
Register instruction (01h) and Program instructions (02h, 32h, 42h) are not allowed during Program
Suspend. Program Suspend is valid only during the Page Program or Quad Page Program operation.
The Erase/Program Suspend instruction “75h” will be accepted by the device only if the SUS bit in the
Status Register equals to 0 and the BUSY bit equals to 1 while a Sector or Block Erase or a Page
Program operation is on-going. If the SUS bit equals to 1 or the BUSY bit equals to 0, the Suspend
instruction will be ignored by the device. A maximum of time of “t SUS” (See AC Characteristics) is required
to suspend the erase or program operation. The BUSY bit in the Status Register will be cleared from 1 to
0 within “tSUS” and the SUS bit in the Status Register will be set from 0 to 1 immediately after
Erase/Program Suspend. For a previously resumed Erase/Program operation, it is also required that the
Suspend instruction “75h” is not issued earlier than a minimum of time of “t SUS” following the preceding
Resume instruction “7Ah”.
Unexpected power off during the Erase/Program suspend state will reset the device and release the
suspend state. SUS bit in the Status Register will also reset to 0. The data within the page, sector or block
that was being suspended may become corrupted. It is recommended for the user to implement system
design techniques against the accidental power interruption and preserve data integrity during
erase/program suspend state.
/CS
tSUS
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (75h)
DI
(IO0)
DO High Impedance
(IO1)
Accept instructions
Resume instruction is ignored if the previous Erase/Program Suspend operation was interrupted by
unexpected power off. It is also required that a subsequent Erase/Program Suspend instruction not to be
issued within a minimum of time of “tSUS” following a previous Resume instruction.
/CS
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (7Ah)
DI
(IO0)
Resume previously
suspended Program or
Erase
- 61 -
W25Q256JV
/CS
tDP
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (B9h)
DI
(IO0)
/CS
tRES1
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (ABh)
DI
(IO0)
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 29 30 31 32 33 34 35 36 37 38 Mode 3
CLK Mode 0 Mode 0
- 63 -
W25Q256JV
The Read Manufacturer/Device ID instruction is very similar to the Release from Power-down / Device ID
instruction. The instruction is initiated by driving the /CS pin low and shifting the instruction code “90h”
followed by a 24-bit address (A23-A0) of 000000h. After which, the Manufacturer ID for Winbond (EFh)
and the Device ID are shifted out on the falling edge of CLK with most significant bit (MSB) first as shown
in Figure 46. The Device ID values for the W25Q256JV are listed in Manufacturer and Device
Identification table. The instruction is completed by driving /CS high.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
CLK Mode 0
* = MSB
/CS
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 Mode 3
CLK Mode 0
DI
0
(IO0)
DO
7 6 5 4 3 2 1 0
(IO1)
Manufacturer ID (EFh) * Device ID
The Read Manufacturer / Device ID Dual I/O instruction is similar to the Fast Read Dual I/O instruction.
The instruction is initiated by driving the /CS pin low and shifting the instruction code “92h” followed by a
24/32-bit address (A23/A31-A0) of 000000h, but with the capability to input the Address bits two bits per
clock. After which, the Manufacturer ID for Winbond (EFh) and the Device ID are shifted out 2 bits per
clock on the falling edge of CLK with most significant bits (MSB) first as shown in Figure 47. The Device
ID values for the W25Q256JV are listed in Manufacturer and Device Identification table. The Manufacturer
and Device IDs can be read continuously, alternating from one to the other. The instruction is completed
by driving /CS high.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK Mode 0
DO High Impedance
7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1
(IO1)
* = MSB * * * *
/CS
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 Mode 3
CLK Mode 0
IOs switch from
Input to Output
DI
0 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0
(IO0)
DO
1 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1
(IO1)
* MFR ID * Device ID * MFR ID
(repeat)
* Device ID
(repeat)
- 65 -
W25Q256JV
The Read Manufacturer / Device ID Quad I/O instruction is similar to the Fast Read Quad I/O instruction.
The instruction is initiated by driving the /CS pin low and shifting the instruction code “94h” followed by a
four clock dummy cycles and then a 24/32-bit address (A23/A31-A0) of 000000h, but with the capability to
input the Address bits four bits per clock. After which, the Manufacturer ID for Winbond (EFh) and the
Device ID are shifted out four bits per clock on the falling edge of CLK with most significant bit (MSB) first
as shown in Figure 48. The Device ID values for the W25Q256JV are listed in Manufacturer and Device
Identification table. The Manufacturer and Device IDs can be read continuously, alternating from one to
the other. The instruction is completed by driving /CS high.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK Mode 0
A7-0 IOs switch from
Instruction (94h) A23-16 A15-8
(00h)
M7-0 Dummy Dummy
Input to Output
IO0 4 0 4 0 4 0 4 0 4 0 4 0
High Impedance
IO1 5 1 5 1 5 1 5 1 5 1 5 1
High Impedance
IO2 6 2 6 2 6 2 6 2 6 2 6 2
High Impedance
IO3 7 3 7 3 7 3 7 3 7 3 7 3
MFR ID Device ID
/CS
23 24 25 26 27 28 29 30 Mode 3
CLK Mode 0
IO0 0 4 0 4 0 4 0 4 0
IO1 1 5 1 5 1 5 1 5 1
IO2 2 6 2 6 2 6 2 6 2
IO3 3 7 3 7 3 7 3 7 3
MFR ID Device ID MFR ID Device ID
(repeat) (repeat) (repeat) (repeat)
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK Mode 0
DO High Impedance
(IO1)
/CS
100
101
102
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 Mode 3
CLK Mode 0
DO High Impedance
63 62 61 2 1 0
(IO1)
* = MSB
* 64-bit Unique Serial Number
- 67 -
W25Q256JV
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
CLK Mode 0
Instruction (9Fh)
DI
(IO0)
Manufacturer ID (EFh)
DO High Impedance
(IO1)
* = MSB
/CS
15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 Mode 3
CLK Mode 0
DI
(IO0)
Memory Type ID15-8 Capacity ID7-0
DO
7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0
(IO1)
* *
Figure 50. Read JEDEC ID Instruction
The Read SFDP instruction is initiated by driving the /CS pin low and shifting the instruction code “5Ah”
followed by a 24-bit address (A23-A0)(1) into the DI pin. Eight “dummy” clocks are also required before the
SFDP register contents are shifted out on the falling edge of the 40th CLK with most significant bit (MSB)
first as shown in Figure 51. For SFDP register values and descriptions, please refer to the Winbond
Application Note for SFDP Definition Table.
Note: 1. A23-A8 = 0; A7-A0 are used to define the starting byte address for the 256-Byte SFDP Register.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
CLK Mode 0
/CS
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
CLK
Dummy Byte
DI
0 7 6 5 4 3 2 1 0
(IO0)
Data Out 1 Data Out 2
DO High Impedance
7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7
(IO1)
= MSB
* * *
- 69 -
W25Q256JV
The Erase Security Register instruction sequence is shown in Figure 52. The /CS pin must be driven high
after the eighth bit of the last byte has been latched. If this is not done the instruction will not be executed.
After /CS is driven high, the self-timed Erase Security Register operation will commence for a time
duration of tSE (See AC Characteristics). While the Erase Security Register cycle is in progress, the Read
Status Register instruction may still be accessed for checking the status of the BUSY bit. The BUSY bit is
a 1 during the erase cycle and becomes a 0 when the cycle is finished and the device is ready to accept
other instructions again. After the Erase Security Register cycle has finished the Write Enable Latch
(WEL) bit in the Status Register is cleared to 0. The Security Register Lock Bits (LB3-1) in the Status
Register-2 can be used to OTP protect the security registers. Once a lock bit is set to 1, the corresponding
security register will be permanently locked, Erase Security Register instruction to that register will be
ignored (Refer to section 7.1.8 for detail descriptions).
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 29 30 31 Mode 3
CLK Mode 0 Mode 0
The Program Security Register instruction sequence is shown in Figure 53. The Security Register Lock
Bits (LB3-1) in the Status Register-2 can be used to OTP protect the security registers. Once a lock bit is
set to 1, the corresponding security register will be permanently locked, Program Security Register
instruction to that register will be ignored (See 7.1.8, 8.2.25 for detail descriptions).
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31 32 33 34 35 36 37 38 39
CLK Mode 0
2073
2074
2075
2076
2077
2078
2079
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 Mode 3
CLK Mode 0
- 71 -
W25Q256JV
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
CLK Mode 0
* = MSB
/CS
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
CLK
Dummy Byte
DI
0 7 6 5 4 3 2 1 0
(IO0)
Data Out 1 Data Out 2
DO High Impedance
7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7
(IO1)
* *
To lock a specific block or sector as illustrated in Figure 4d, an Individual Block/Sector Lock command
must be issued by driving /CS low, shifting the instruction code “36h” into the Data Input (DI) pin on the
rising edge of CLK, followed by a 24/32-bit address and then driving /CS high.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 29 30 31 Mode 3
CLK Mode 0 Mode 0
- 73 -
W25Q256JV
To unlock a specific block or sector as illustrated in Figure 4d, an Individual Block/Sector Unlock
command must be issued by driving /CS low, shifting the instruction code “39h” into the Data Input (DI) pin
on the rising edge of CLK, followed by a 24/32-bit address and then driving /CS high.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 29 30 31 Mode 3
CLK Mode 0 Mode 0
To read out the lock bit value of a specific block or sector as illustrated in Figure 4d, a Read Block/Sector
Lock command must be issued by driving /CS low, shifting the instruction code “3Dh” into the Data Input
(DI) pin on the rising edge of CLK, followed by a 24/32-bit address. The Block/Sector Lock bit value will be
shifted out on the DO pin at the falling edge of CLK with most significant bit (MSB) first as shown in Figure
57. If the least significant bit (LSB) is 1, the corresponding block/sector is locked; if LSB=0, the
corresponding block/sector is unlocked, Erase/Program operation can be performed.
/CS
Mode 3 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31 32 33 34 35 36 37 38 39 Mode 3
CLK Mode 0 Mode 0
* = MSB *
- 75 -
W25Q256JV
/CS
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (7Eh)
DI
(IO0)
DO High Impedance
(IO1)
/CS
Mode 3 0 1 2 3 4 5 6 7 Mode 3
CLK Mode 0 Mode 0
Instruction (98h)
DI
(IO0)
DO High Impedance
(IO1)
“Enable Reset (66h)” and “Reset (99h)” instructions can be issued in SPI. To avoid accidental reset, both
instructions must be issued in sequence. Any other commands other than “Reset (99h)” after the “Enable
Reset (66h)” command will disable the “Reset Enable” state. A new sequence of “Enable Reset (66h)” and
“Reset (99h)” is needed to reset the device. Once the Reset command is accepted by the device, the
device will take approximately tRST=30us to reset. During this period, no command will be accepted.
Data corruption may happen if there is an on-going or suspended internal Erase or Program operation
when Reset command sequence is accepted by the device. It is recommended to check the BUSY bit and
the SUS bit in Status Register before issuing the Reset command sequence.
/CS
DO High Impedance
(IO1)
- 77 -
W25Q256JV
9. ELECTRICAL CHARACTERISTICS
Notes:
1. This device has been designed and tested for the specified operation ranges. Proper operation outside
of these levels is not guaranteed. Exposure to absolute maximum ratings may affect device reliability.
Exposure beyond absolute maximum ratings may cause permanent damage.
2. Compliant with JEDEC Standard J-STD-20C for small body Sn-Pb or Pb-free (Green) assembly and the
European directive on restrictions on hazardous substances (RoHS) 2002/95/EU.
3. JEDEC Std JESD22-A114A (C1=100pF, R1=1500 ohms, R2=500 ohms).
Note:
1. These parameters are characterized only.
VCC
VCC (max)
Program, Erase and Write Instructions are ignored
/CS must track VCC
VCC (min)
tVSL Read Instructions Device is fully
Reset Allowed Accessible
State
VWI
tPUW
Time
/C S m u s t tr a c k V C C
d u r in g V C C R a m p U p /D o w n
VCC
/C S
T im e
- 79 -
W25Q256JV
Note:
1. Output Hi-Z is defined as the point where data out is no longer driven.
0.9 VCC
0.5 VCC
0.1 VCC
- 81 -
W25Q256JV
Clock frequency except for Read Data (03h) FR fC1 D.C. 133 MHz
instructions (3.0V-3.6V)
Clock frequency except for Read Data (03h) FR fC1 D.C. 104 MHz
instructions( 2.7V-3.0V)
Clock frequency for Read Data instruction (03h) fR D.C. 50 MHz
Notes:
1. Clock high + Clock low must be less than or equal to Pc. Pc = 1/fc(max.)
2. Value guaranteed by design and/or characterization, not 100% tested in production.
3. Only applicable as a constraint for a Write Status Register instruction when SRP=1.
4. It is possible to reset the device with shorter tRESET (as short as a few hundred ns), a 1us minimum is recommended to
ensure reliable operation.
5. Tested on sample basis and specified through design and characterization data. TA = 25° C, VCC = 3.0V
6. 4-bytes address alignment for Quad Read: read address start from A1,A0=0,0
- 83 -
W25Q256JV
/CS
tCLH
CLK
tCLQV tCLQV tCLL tSHQZ
tCLQX tCLQX
IO
MSB OUT LSB OUT
output
/CS
tSHSL
tCHSL tSLCH tCHSH tSHCH
CLK
tDVCH tCHDX tCLCH tCHCL
IO
MSB IN LSB IN
input
/WP
CLK
IO
input
Write Status Register is allowed Write Status Register is not allowed
Millimeters Inches
Symbol
Min Nom Max Min Nom Max
A 0.70 0.75 0.80 0.0275 0.0295 0.0314
b 0.35 0.40 0.45 0.0137 0.0157 0.0177
D 5.90 6.00 6.10 0.2322 0.2362 0.2401
D2 3.30 3.40 3.50 0.1300 0.1339 0.1378
E 4.90 5.00 5.10 0.1929 0.1968 0.2007
E2 4.20 4.30 4.40 0.1673 0.1692 0.1712
e 1.27 BSC 0.050 BSC
L 0.55 0.60 0.65 0.0216 0.0236 0.0255
- 85 -
W25Q256JV
MILLIMETERS INCHES
SYMBOL
Min Nom Max Min Nom Max
A 0.70 0.75 0.80 0.028 0.030 0.031
A1 0.00 0.02 0.05 0.000 0.001 0.002
b 0.35 0.40 0.48 0.014 0.016 0.019
C --- 0.20 Ref. --- --- 0.008 Ref. ---
D 7.90 8.00 8.10 0.311 0.315 0.319
D2 3.35 3.40 3.45 0.132 0.134 0.136
E 5.90 6.00 6.10 0.232 0.236 0.240
E2 4.25 4.30 4.35 0.167 0.169 0.171
e 1.27 BSC 0.050 BSC
L 0.45 0.50 0.55 0.018 0.020 0.022
y 0.00 --- 0.05 0.000 --- 0.002
Millimeters Inches
Symbol
Min Nom Max Min Nom Max
A 2.36 2.49 2.64 0.093 0.098 0.104
A1 0.10 --- 0.30 0.004 --- 0.012
A2 --- 2.31 --- --- 0.091 ---
b 0.33 0.41 0.51 0.013 0.016 0.020
C 0.18 0.23 0.28 0.007 0.009 0.011
D 10.08 10.31 10.49 0.397 0.406 0.413
E 10.01 10.31 10.64 0.394 0.406 0.419
E1 7.39 7.49 7.59 0.291 0.295 0.299
e 1.27 BSC 0.050 BSC
L 0.38 0.81 1.27 0.015 0.032 0.050
y --- --- 0.076 --- --- 0.003
θ 0° --- 8° 0° --- 8°
- 87 -
W25Q256JV
Note:
Ball land: 0.45mm. Ball Opening: 0.35mm
PCB ball land suggested <= 0.35mm
Millimeters Inches
Symbol
Min Nom Max Min Nom Max
A --- --- 1.20 --- --- 0.047
A1 0.26 0.31 0.36 0.010 0.012 0.014
A2 --- 0.85 --- --- 0.033 ---
b 0.35 0.40 0.45 0.014 0.016 0.018
D 7.90 8.00 8.10 0.311 0.315 0.319
D1 4.00 BSC 0.157 BSC
E 5.90 6.00 6.10 0.232 0.236 0.240
E1 4.00 BSC 0.157 BSC
SE 1.00 TYP 0.039 TYP
SD 1.00 TYP 0.039 TYP
e 1.00 BSC 0.039 BSC
ccc --- --- 0.10 --- --- 0.0039
Note:
Ball land: 0.45mm. Ball Opening: 0.35mm
PCB ball land suggested <= 0.35mm
Millimeters Inches
Symbol
Min Nom Max Min Nom Max
A --- --- 1.20 --- --- 0.047
A1 0.25 0.30 0.35 0.010 0.012 0.014
b 0.35 0.40 0.45 0.014 0.016 0.018
D 7.95 8.00 8.05 0.313 0.315 0.317
D1 5.00 BSC 0.197 BSC
E 5.95 6.00 6.05 0.234 0.236 0.238
E1 3.00 BSC 0.118 BSC
e 1.00 BSC 0.039 BSC
ccc --- --- 0.10 --- --- 0.039
- 89 -
W25Q256JV
25Q = SpiFlash Serial Flash Memory with 4KB sectors, Dual/Quad I/O
256J = 256M-bit
V = 2.7V to 3.6V
(2,3)
M(5) = With QE = 0 (programmable) in Status register-2. New device ID is used to identify JV family
Notes:
1. The “W” prefix and the Temperature designator “I” are not included on the part marking.
2. Standard bulk shipments are in Tube (shape E). Please specify alternate packing method, such as Tape and
Reel (shape T) or Tray (shape S), when placing orders.
3. For shipments with special order options, please contact Winbond.
4. /HOLD function is disabled to support Standard, Dual and Quad I/O without user setting.
5. For DTR, QPI supporting, please refer to W25Q256JV-IM DTR datasheet.
6. All devices are in compliance of RoHs, Halogen free, TSCA, REACH.
E
WSON-8 8x6mm
256M-bit W25Q256JVEIQ 25Q256JVEQ
B(1)
TFBGA-24 8x6mm 256M-bit W25Q256JVBIQ 25Q256JVBQ
(5x5-1 Ball Array)
C(1)
TFBGA-24 8x6mm 256M-bit W25Q256JVCIQ 25Q256JVCQ
(6x4 Ball Array)
F
SOIC-16 300mil
256M-bit W25Q256JVFIN 25Q256JVFN
E
WSON-8 8x6mm
256M-bit W25Q256JVEIN 25Q256JVEN
B(1)
TFBGA-24 8x6mm 256M-bit W25Q256JVBJQ Q256JVBJQ
(5x5-1 Ball Array)
C(1)
TFBGA-24 8x6mm 256M-bit W25Q256JVCJQ Q256JVCJQ
(6x4 Ball Array)
Continued – next page
- 91 -
W25Q256JV
E
WSON-8 8x6mm
256M-bit W25Q256JVEIM 25Q256JVEM
B(1)
TFBGA-24 8x6mm 256M-bit W25Q256JVBIM 25Q256JVBM
(5x5-1 Ball Array)
C(1)
TFBGA-24 8x6mm 256M-bit W25Q256JVCIM 25Q256JVCM
(6x4 Ball Array)
B(1)
TFBGA-24 8x6mm 256M-bit W25Q256JVBJM Q256JVBJM
(5x5-1 Ball Array)
C(1)
TFBGA-24 8x6mm 256M-bit W25Q256JVCJM Q256JVCJM
(6x4 Ball Array)
Note:
1. These package types are special order, please contact Winbond for more information.
2. For WSON packages, the package type ZP and ZE is not used in the top side marking.
3. For DTR, QPI supporting with ordering options “IM” & “JM”, please refer to W25Q256JV-IM DTR
datasheet.
- 93 -
W25Q256JV
Trademarks
Winbond and SpiFlash are trademarks of Winbond Electronics Corporation.
All other marks are the property of their respective owner.
Important Notice
Winbond products are not designed, intended, authorized or warranted for use as components in systems
or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship
instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for
other applications intended to support or sustain life. Furthermore, Winbond products are not intended for
applications wherein failure of Winbond products could result or lead to a situation wherein personal injury,
death or severe property or environmental damage could occur. Winbond customers using or selling these
products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any
damages resulting from such improper use or sales.
Information in this document is provided solely in connection with Winbond products. Winbond
reserves the right to make changes, corrections, modifications or improvements to this document
and the products and services described herein at any time, without notice.