Tlc227X, Tlc227Xa: Advanced Lincmos Rail-To-Rail Operational Amplifiers
Tlc227X, Tlc227Xa: Advanced Lincmos Rail-To-Rail Operational Amplifiers
Tlc227X, Tlc227Xa: Advanced Lincmos Rail-To-Rail Operational Amplifiers
16
applications. The TLC227x family offers 2 MHz of
TA = 25°C
bandwidth and 3 V/μs of slew rate for higher-speed
applications. These devices offer comparable AC 14
performance while having better noise, input offset
voltage, and power dissipation than existing CMOS
operational amplifiers. The TLC227x has a noise 12
voltage of 9 nV/√Hz, two times lower than competitive IO = ± 50 µA
solutions.
10
The TLC227x family of devices, exhibiting high input
impedance and low noise, is excellent for small-signal
IO = ± 500 µA
conditioning for high-impedance sources such as 8
piezoelectric transducers. Because of the micropower
dissipation levels, these devices work well in hand-
held monitoring and remote-sensing applications. In 6
addition, the rail-to-rail output feature, with single- or
V(OPP)
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016 www.ti.com
Table of Contents
1 Features .................................................................. 1 7.1 Overview ................................................................. 24
2 Applications ........................................................... 1 7.2 Functional Block Diagram ....................................... 24
3 Description ............................................................. 1 7.3 Feature Description................................................. 24
7.4 Device Functional Modes........................................ 24
4 Revision History..................................................... 2
5 Pin Configuration and Functions ......................... 3 8 Application and Implementation ........................ 25
8.1 Application Information............................................ 25
6 Specifications......................................................... 5
8.2 Typical Application .................................................. 26
6.1 Absolute Maximum Ratings ...................................... 5
6.2 ESD Ratings.............................................................. 5 9 Power Supply Recommendations...................... 28
6.3 Recommended Operating Conditions....................... 5 10 Layout................................................................... 29
6.4 Thermal Information .................................................. 6 10.1 Layout Guidelines ................................................. 29
6.5 TLC2272 and TLC2272A Electrical Characteristics 10.2 Layout Example .................................................... 29
VDD = 5 V ................................................................... 6 11 Device and Documentation Support ................. 30
6.6 TLC2272 and TLC2272A Electrical Characteristics 11.1 Related Links ........................................................ 30
VDD± = ±5 V................................................................ 8 11.2 Community Resources.......................................... 30
6.7 TLC2274 and TLC2274A Electrical Characteristics 11.3 Trademarks ........................................................... 30
VDD = 5 V ................................................................... 9
11.4 Electrostatic Discharge Caution ............................ 30
6.8 TLC2274 and TLC2274A Electrical Characteristics
11.5 Glossary ................................................................ 30
VDD± = ±5 V.............................................................. 11
6.9 Typical Characteristics ............................................ 13 12 Mechanical, Packaging, and Orderable
Information ........................................................... 30
7 Detailed Description ............................................ 24
4 Revision History
Changes from Revision G (May 2004) to Revision H Page
• Added Feature Description section, Device Functional Modes, Application and Implementation section, Power
Supply Recommendations section, Layout section, Device and Documentation Supportsection, and Mechanical,
Packaging, and Orderable Information section. ..................................................................................................................... 1
• Added ESD Rating table for the D and PW package devices. .............................................................................................. 5
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
TLC2272
D, JG, P, or PW Package TLC2274
8-Pin SOIC, CDIP, PDIP, or TSSOP D, J, N, PW, or W Package
Top View 14-Pin SOIC, CDIP, PDIP, TSSOP, or CFP
Top View
1OUT 1 8 VDD +
1OUT 1 14 4OUT
1IN − 2 7 2OUT
1IN − 2 13 4IN −
1IN + 3 6 2IN −
1IN + 3 12 4IN +
VDD − /GND 4 5 2IN +
VDD + 4 11 VDD −
2IN + 5 10 3IN +
2IN − 6 9 3IN −
TLC2272
FK Package 2OUT 7 8 3OUT
20-Pin LCCC
Top View
1OUT
TLC2274
VDD+
FK Package
NC
NC
NC
20-Pin LCCC
Top View
3 2 1 20 19
NC NC
1OUT
4OUT
4 18
1IN −
4IN −
NC
1 IN− 5 17 2 OUT
NC 6 16 NC
1 IN+ 7 15 2 IN− 3 2 1 20 19
1IN + 4 18 4IN +
NC 8 14 NC
9 10 11 12 13 NC 5 17 NC
VDD + 6 16 VDD −
2 IN+
NC
NC
NC
VDD−/GND
NC 7 15 NC
2IN + 8 14 3IN +
9 10 11 12 13
2IN −
3IN −
2OUT
3OUT
NC
TLC2272
U Package
10-Pin CFP
Top View
NC 1 10 NC
1 OUT 2 9 VDD+
1 IN− 3 8 2 OUT
1 IN+ 4 7 2 IN−
VDD−/GND 5 6 2 IN+
Pin Functions
PIN
NO.
TLC2272 TLC2274 I/O DESCRIPTION
NAME
D, JG, P, D, J, N,
FK U FK
or PW PW, or W
1IN+ 3 7 4 3 4 I Non-inverting input, Channel 1
1IN- 2 5 3 2 3 I Inverting input, Channel 1
1OUT 1 2 2 1 2 O Output, Channel 1
2IN+ 5 12 6 5 8 I Non-inverting input, Channel 2
2IN- 6 15 7 6 9 I Inverting input, Channel 2
2OUT 7 17 8 7 10 O Output, Channel 2
3IN+ — — — 10 14 I Non-inverting input, Channel 3
3IN- — — — 9 13 I Inverting input, Channel 3
3OUT — — — 8 12 O Output, Channel 3
4IN+ — — — 12 18 I Non-inverting input, Channel 4
4IN- — — — 13 19 I Inverting input, Channel 4
4OUT — — — 14 20 O Output, Channel 4
VDD+ 8 20 9 4 6 — Positive (highest) supply
VDD– — — — 11 16 — Negative (lowest) supply
VDD–/GND 4 10 5 — — — Negative (lowest) supply
1, 3, 4, 6, 8,
1, 5, 7, 11,
NC — 9, 11, 13, 14, 1, 10 — — No Connection
15, 17
16, 18, 19
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
Supply voltage, VDD+ (2) 8 V
(2)
VDD- –8 V
Differential input voltage, VID (3) ±16 V
Input voltage, VI(any input) (2) VDD− − 0.3 VDD+ V
Input current, II (any input) ±5 mA
Output current, IO ±50 mA
Total current into VDD+ ±50 mA
Total current out of VDD– ±50 mA
Duration of short-circuit current at (or below) 25°C (4) Unlimited
C level parts 0 70
Operating free-air temperature range, TA I, Q level parts –40 125 °C
M level parts –55 125
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds D, N, P or PW package 260 °C
Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds J or U package 300 °C
Storage temperature, Tstg –65 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltage values, except differential voltages, are with respect to the midpoint between VDD+ and VDD.
(3) Differential voltages are at IN+ with respect to IN–. Excessive current will flow if input is brought below VDD– − 0.3 V.
(4) The output may be shorted to either supply. Temperature or supply voltages must be limited to ensure that the maximum dissipation
rating is not exceeded.
(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
(2) Maximum power dissipation is a function of TJ(max), θJA, and TA. The maximum allowable power dissipation at any allowable ambient
temperature is PD = (TJ(max) − TA) / θJA. Operating at the absolute maximum TJ of 150°C can affect reliability.
(3) The package thermal impedance is calculated in accordance with JESD 51-7 (plastic) or MIL-STD-883 Method 1012 (ceramic).
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
(3) Referenced to 0 V.
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
(3) Referenced to 0 V.
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
(1) For all graphs where VDD = 5 V, all loads are referenced to 2.5 V.
(2) Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.
20 20
891 Amplifiers From 891 Amplifiers From
2 Wafer Lots 2 Wafer Lots
VDD = ± 2.5 V VDD = ± 5 V
TA = 25°C TA = 25°C
Percentage of Amplifiers − %
Percentage of Amplifiers − %
15 15
10 10
5 5
0 0
−1.6 −1.2 − 0.8 − 0.4 0 0.4 0.8 1.2 1.6 −1.6 −1.2 −0.8 − 0.4 0 0.4 0.8 1.2 1.6
VIO − Input Offset Voltage − mV VIO − Input Offset Voltage − mV
Figure 1. Distribution of TLC2272 Input Offset Voltage Figure 2. Distribution of TLC2272 Input Offset Voltage
20 20
992 Amplifiers From 992 Amplifiers From
2 Wafer Lots 2 Wafer Lots
VDD = ± 2.5 V VDD = ± 5 V
Percentage of Amplifiers − %
Percentage of Amplifiers − %
15 15
10 10
5 5
0 0
− 1.6 −1.2 − 0.8 −0.4 0 0.4 0.8 1.2 1.6 − 1.6 −1.2 −0.8 −0.4 0 0.4 0.8 1.2 1.6
VIO − Input Offset Voltage − mV VIO − Input Offset Voltage − mV
Figure 3. Distribution of TLC2274 Input Offset Voltage Figure 4. Distribution of TLC2274 Input Offset Voltage
1 1
VDD = 5 V VDD = ± 5 V
TA = 25°C TA = 25°C
RS = 50 Ω RS = 50 Ω
VIO − Input Offset Voltage − mV
0.5 0.5
0 0
−0.5 −0.5
VIO
VIO
−1 −1
−1 0 1 2 3 4 5 −6 −5 −4 −3 −2 −1 0 1 2 3 4 5
VIC − Common-Mode Voltage − V VIC − Common-Mode Voltage − V
Figure 5. Input Offset Voltage vs Common-Mode Voltage Figure 6. Input Offset Voltage vs Common-Mode Voltage
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
25 25
128 Amplifiers From 128 Amplifiers From
2 Wafer Lots 2 Wafer Lots
VDD = ± 2.5 V VDD = ± 5 V
20 P Package 20 P Package
Percentage of Amplifiers − %
Percentage of Amplifiers − %
25°C to 125°C 25°C to 125°C
15 15
10 10
5 5
0 0
−5 −4 −3 −2 −1 0 1 2 3 4 5 −5 −4 −3 −2 −1 0 1 2 3 4 5
αV IO − Temperature Coefficient − µV/°C αV IO − Temperature Coefficient − µV/°C
Percentage of Amplifiers − %
TA = 25°C to 125°C TA = 25°C to 125°C
15 15
10 10
5 5
0 0
−5 −4 −3 −2 −1 0 1 2 3 4 5 −5 −4 −3 −2 −1 0 1 2 3 4 5
α VIO − Temperature Coefficient − µV/°C α VIO − Temperature Coefficient − µV/°C
Figure 9. Distribution of TLC2274 vs Figure 10. Distribution of TLC2274 vs
Input Offset Voltage Temperature Coefficient Input Offset Voltage Temperature Coefficient
12
I IO − Input Bias and Input Offset Currents − pA
35 TA = 25°C
VDD = ± 2.5 V 10 RS = 50 Ω
VIC = 0 V
30 VO = 0 V 8
RS = 50 Ω 6
25
V I − Input Voltage − V
20 2
IIB 0 |VIO| ≤ 5 mV
15
−2
IIO
10 −4
−6
IIB and IIO
5
−8
− 10
IIB
0
2 3 4 5 6 7 8
25 45 65 85 105 125
TA − Free-Air Temperature − °C |VDD ±| − Supply Voltage − V
Figure 11. Input Bias and Input Offset Current vs Figure 12. Input Voltage vs Supply Voltage
Free-Air Temperature
5 6
VDD = 5 V VDD = 5 V
3
V I − Input Voltage − V
|VIO| ≤ 5 mV TA = 125°C
2 3
TA = 25°C
1
2
TA = − 55°C
V0H
0
1
V
−1 0
−75 − 50 − 25 0 25 50 75 100 125 0 1 2 3 4
TA − Free-Air Temperature − °C IOH − High-Level Output Current − mA
Figure 13. Input Voltage vs Free-Air Temperature Figure 14. High-Level Output Voltage vs
High-Level Output Current
1.2 1.4
VDD = 5 V VDD = 5 V
TA = 25°C VIC = 2.5 V
1.2
VIC = 0 V 1
TA = 125°C
0.8
VIC = 1.25 V
0.8
TA = 25°C
0.6
0.6
TA = − 55°C
0.4
VIC = 2.5 V
0.4
VOL
VOL
0.2
0.2
0 0
0 1 2 3 4 5 0 1 2 3 4 5 6
IOL − Low-Level Output Current − mA IOL − Low-Level Output Current − mA
Figure 15. Low-Level Output Voltage vs Figure 16. Low-Level Output Voltage vs
Low-Level Output Current Low-Level Output Current
5
V OM − − Maximum Negative Peak Output Voltage − V
− 3.8
V OM + − Maximum Positive Peak Output Voltage − V
VDD ± = ± 5 V VDD = ± 5 V
VIC = 0 V
−4
TA = 125°C
4
TA = − 55°C − 4.2
TA = 25°C
TA = 25°C
3 − 4.4
TA = − 55°C
TA = 125°C
− 4.6
2
− 4.8
1 −5
0 1 2 3 4 5 6
0 1 2 3 4 5
|IO| − Output Current − mA IO − Output Current − mA
Figure 17. Maximum Positive Peak Output Voltage vs Figure 18. Maximum Positive Peak Output Voltage vs
Output Current Output Current
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
10 16
7
8
6
VDD = 5 V
5 4
4
VDD = ± 5 V
0
3
VID = 100 mV
2
−4
IIOS
1 VO = 0 V
V(OPP)
TA = 25°C
0 −8
10 k 100 k 1M 10 M 2 3 4 5 6 7 8
f − Frequency − Hz |VDD ±| − Supply Voltage − V
Figure 19. Maximum Peak-to-Peak Output Voltage vs Figure 20. Short-Circuit Output Current vs Supply Voltage
Frequency
15 5
VO = 0 V VDD = 5 V
VDD = ± 5 V TA = 25°C
OS − Short-Circuit Output Current − mA
VID = − 100 mV RL = 10 kΩ
11 4 VIC = 2.5 V
VO − Output Voltage − V
7 3
−3
2
−1
VID = 100 mV 1
IIOS
−5 0
− 75 −50 −25 0 25 50 75 100 125 − 800 −400 0 400 800 1200
TA − Free-Air Temperature − °C VID − Differential Input Voltage − µV
Figure 21. Short-Circuit Output Current vs Figure 22. Output Voltage vs Differential Input Voltage
Free-Air Temperature
5 1000
VDD = ± 5 V
TA = 25°C VO = ± 1 V
RL = 10 kΩ TA = 25°C
VIC = 0 V
AVD− Large-Signal Differential
3
Voltage Amplification − dB
100
VO − Output Voltage − V
VDD = ± 5 V
1
10
VDD = 5 V
−1
AVD
−3
0.1
−5
0 250 500 750 1000 0.1 1 10 100
−1000 − 750 − 500 − 250
VID − Differential Input Voltage − µV RL − Load Resistance − kΩ
Figure 23. Output Voltage vs Differential Input Voltage Figure 24. Large-Signal Differential Voltage Amplification vs
Load Resistance
80 180° 80 180°
VDD = 5 V VDD = ± 5 V
RL = 10 kΩ RL = 10 kΩ
60 CL = 100 pF 135° 60 CL = 100 pF 135°
TA = 25°C TA = 25°C
Voltage Amplification − dB
Voltage Amplification − dB
m − Phase Margin
m − Phase Margin
40 90° 40 90°
20 45° 20 45°
om
om
0 0° 0 0°
φ
AVD
AVD
−20 −45° −20 −45°
100 100
RL = 10 kΩ
AVD
AVD
RL = 10 kΩ
10 10
− 75 −50 − 25 0 25 50 75 100 125 − 75 −50 − 25 0 25 50 75 100 125
TA − Free-Air Temperature − °C TA − Free-Air Temperature − °C
Figure 27. Large-Signal Differential Voltage Amplification vs Figure 28. Large-Signal Differential Voltage Amplification vs
Free-Air Temperature Free-Air Temperature
1000 1000
VDD = 5 V VDD = ± 5 V
TA = 25°C TA = 25°C
O
O
zo − Output Impedance − Ω
zo − Output Impedance − Ω
100 100
AV = 100
AV = 100
10 10
AV = 10
AV = 10
zo
zo
1 1
AV = 1
AV = 1
0.1 0.1
100 1k 10 k 100 k 1M 100 1k 10 k 100 k 1M
f − Frequency − Hz f − Frequency − Hz
Figure 29. Output Impedance vs Frequency Figure 30. Output Impedance vs Frequency
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
100 90
TA = 25°C
VDD = 5 V
60 82
VDD = ± 5 V
VIC = − 5 V to 2.7 V
40 78
VDD = 5 V
20 74
VIC = 0 V to 2.7 V
0 70
10 100 1k 10 k 100 k 1M 10 M −75 −50 −25 0 25 50 75 100 125
f − Frequency − Hz TA − Free-Air Temperature − °C
Figure 31. Common-Mode Rejection Ratio vs Frequency Figure 32. Common-Mode Rejection Ratio vs
Free-Air Temperature
100 100
VDD = 5 V VDD = ± 5 V
k SVR − Supply-Voltage Rejection Ratio − dB
60 60
kSVR+ kSVR+
40 40
kSVR − kSVR −
20 20
0 0
kSVR
kSVR
k
−20 −20
10 100 1k 10 k 100 k 1M 10 M 10 100 1k 10 k 100 k 1M 10 M
f − Frequency − Hz f − Frequency − Hz
Figure 33. Supply-Voltage Rejection Ratio vs Frequency Figure 34. Supply-Voltage Rejection Ratio vs Frequency
110 3
VDD ± = ± 2.2 V to ± 8 V VO = 0 V
SVR − Supply Voltage Rejection Ratio − dB
VO = 0 V No Load
105 2.4
DD − Supply Current − mA
TA = − 55°C
95 1.2
TA = 125°C
IIDD
90 0.6
kSVR
k
85 0
− 75 − 50 −25 0 25 50 75 100 125 0 1 2 3 4 5 6 7 8
TA − Free-Air Temperature − °C |VDD ± | − Supply Voltage − V
Figure 35. Supply-Voltage Rejection Ratio vs Figure 36. TLC2272 Supply Current vs Supply Voltage
Free-Air Temperature
6 3
VO = 0 V VDD = ± 5 V
No Load VO = 0 V
4.8 2.4
DD − Supply Current − mA
DD − Supply Current − mA
VDD = 5 V
3.6 TA = 25°C 1.8 VO = 2.5 V
TA = − 55°C
2.4 1.2
TA = 125°C
IIDD
IIDD
1.2 0.6
0 0
0 1 2 3 4 5 6 7 8 −75 − 50 −25 0 25 50 75 100 125
|VDD ± | − Supply Voltage − V TA − Free-Air Temperature − °C
Figure 37. TLC2274 Supply Current vs Supply Voltage Figure 38. TLC2272 Supply Current vs Free-Air Temperature
6 5
VDD = 5 V
VDD = ± 5 V
AV = − 1
VO = 0 V
TA = 25°C
4.8 4
DD − Supply Current − mA
SR − Slew Rate − V/ µs
VDD = 5 V SR −
VO = 2.5 V
3.6 3
2.4 2
SR +
IIDD
1.2 1
0 0
− 75 − 50 − 25 0 25 50 75 100 125 10 100 1k 10 k
TA − Free-Air Temperature − °C CL − Load Capacitance − pF
Figure 39. TLC2274 Supply Current vs Free-Air Temperature Figure 40. Slew Rate vs Load Capacitance
5 5
VDD = 5 V
RL = 10 kΩ
SR − CL = 100 pF
4 4 TA = 25°C
VO − Output Voltage − mV
AV = − 1
SR − Slew Rate − V/ µs
SR +
3 3
2 2
VO
1 VDD = 5 V
1
RL = 10 kΩ
CL = 100 pF
AV = 1
0 0
− 75 −50 −25 0 25 50 75 100 125 0 1 2 3 4 5 6 7 8 9
TA − Free-Air Temperature − °C t − Time − µs
Figure 41. Slew Rate vs Free-Air Temperature Figure 42. Inverting Large-Signal Pulse Response
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
5 5
VDD = ± 5 V VDD = 5 V
4 RL = 10 kΩ RL = 10 kΩ
CL = 100 pF CL = 100 pF
3 TA = 25°C 4 AV = 1
AV = − 1
O − Output Voltage − V
TA = 25°C
VO − Output Voltage − V
2
1 3
−1 2
VO
VO
−2
V
−3 1
−4
−5 0
0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9
t − Time − µs t − Time − µs
Figure 43. Inverting Large-Signal Pulse Response Figure 44. Voltage-Follower Large-Signal Pulse Response
5 2.65
VDD = ± 5 V VDD = 5 V
4 RL = 10 kΩ RL = 10 kΩ
CL = 100 pF CL = 100 pF
3 TA = 25°C 2.6 TA = 25°C
AV = 1 AV = −1
VO − Output Voltage − V
VO − Output Voltage − V
2
1 2.55
−1 2.5
VO
VO
−2
−3 2.45
−4
−5 2.4
0 1 2 3 4 5 6 7 8 9 0 0.5 1 1.5 2 2.5 3 3.5 4 4.5 5 5.5
t − Time − µs t − Time − µs
Figure 45. Voltage-Follower Large-Signal Pulse Response Figure 46. Inverting Small-Signal Pulse Response
100 2.65
VDD = ± 5 V VDD = 5 V
RL = 10 kΩ RL = 10 kΩ
CL = 100 pF CL = 100 pF
TA = 25°C 2.6 TA = 25°C
AV = 1
VO − Output Voltage − mV
50 AV = 1
VO − Output Voltage − V
2.55
2.5
VO
VO
−50
2.45
−100 2.4
0 0.5 1 1.5 2 2.5 3 3.5 4 0 0.5 1 1.5
t − Time − µs t − Time − µs
Figure 47. Inverting Small-Signal Pulse Response Figure 48. Voltage-Follower Small-Signal Pulse Response
100 60
VDD = ± 5 V
nV HzHz
VDD = 5 V
RL = 10 kΩ TA = 25°C
50
40
0 30
20
VO
−50
10
Vn
−100 0
0 0.5 1 1.5 10 100 1k 10 k
t − Time − µs f − Frequency − Hz
Figure 49. Voltage-Follower Small-Signal Pulse Response Figure 50. Equivalent Input Noise Voltage vs Frequency
60 1000
nV HzHz
VDD = ± 5 V VDD = 5 V
TA = 25°C f = 0.1 Hz to 10 Hz
750
Vn − Equivalent Input Noise Voltage − nV/
RS = 20 Ω TA = 25°C
500
Noise Voltage − nV
40
250
30 0
−250
20
−500
10
−750
Vn
0 −1000
10 100 1k 10 k 0 2 4 6 8 10
f − Frequency − Hz t − Time − s
Figure 51. Equivalent Input Noise Voltage vs Frequency Figure 52. Noise Voltage Over a 10 Second Period
THD + N − Total Harmonic Distortion Plus Noise − %
100 1
Calculated Using VDD = 5 V
Ideal Pass-Band Filter TA = 25°C
Lower Frequency = 1 Hz
µ V RMS
RL = 10 kΩ
Integrated Noise Voltage − uVRMS
TA= 25°C
0.1
10
AV = 100
0.01
AV = 10
1
0.001 AV = 1
0.1 0.0001
1 10 100 1k 10 k 100 k 100 1k 10 k 100 k
f − Frequency − Hz f − Frequency − Hz
Figure 53. Integrated Noise Voltage vs Frequency Figure 54. Total Harmonic Distortion + Noise vs Frequency
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
2.5 3
f = 10 kHz VDD = 5 V
RL = 10 kΩ f = 10 kHz
2.8
CL = 100 pF RL = 10 kΩ
2.4
Gain-Bandwidth Product − MHz
2.4
2.3
2.2
2.2 2
1.8
2.1
1.6
2 1.4
0 1 2 3 4 5 6 7 8 − 75 −50 −25 0 25 50 75 100 125
|VDD ±| − Supply Voltage − V TA − Free-Air Temperature − °C
Figure 55. Gain-Bandwidth Product vs Supply Voltage Figure 56. Gain-Bandwidth Product vs Free-Air Temperature
75° 15
VDD = ± 5 V VDD = 5 V
TA = 25°C AV = 1
Rnull = 100 Ω RL = 10 kΩ
60° 12 TA = 25°C
Rnull = 50 Ω
φ m − Phase Margin
Gain Margin − dB
45° 9
Rnull = 20 Ω
30° 6
om
10 kΩ
15° VDD + 3
10 kΩ Rnull
VI
Rnull = 0
CL Rnull = 10 Ω
VDD −
0° 0
10 100 1000 10000 10 100 1000 10000
CL − Load Capacitance − pF CL − Load Capacitance − pF
Figure 57. Phase Margin vs Load Capacitance Figure 58. Gain Margin vs Load Capacitance
7 Detailed Description
7.1 Overview
The TLC227x and TLC227xA families of devices are rail-to-rail output operational amplifiers. These devices
operate from 4.4-V to 16-V single supply and ±2.2-V ±8-V dual supply, are unity-gain stable, and are suitable for
a wide range of general-purpose applications.
VDD +
IN +
OUT
C1
IN − R5
Q1 Q4
D1
Q2 Q5 Q7 Q8 Q10 Q11
R3 R4 R1 R2
VDD−
(1) Includes both amplifiers and all ESD, bias, and trim circuitry.
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
60 RO1
+ DE
VAD 5
− 54
VCC −
4 − +
VE OUT
.SUBCKT TLC227x 1 2 3 4 5 RD1 60 112.653E3
C1 11 1214E−12 RD2 60 122.653E3
C2 6 760.00E−12 R01 8 550
DC 5 53DX R02 7 9950
DE 54 5DX RP 3 44.310E3
DLP 90 91DX RSS 10 99925.9E3
DLN 92 90DX VAD 60 4−.5
DP 4 3DX VB 9 0DC 0
EGND 99 0POLY (2) (3,0) (4,) 0 .5 .5 VC 3 53 DC .78
FB 99 0POLY (5) VB VC VE VLP VLN 0 VE 54 4DC .78
+ 984.9E3 −1E6 1E6 1E6 −1E6 VLIM 7 8DC 0
GA 6 011 12 377.0E−6 VLP 91 0DC 1.9
GCM 0 6 10 99 134E−9 VLN 0 92DC 9.4
ISS 3 10DC 216.OE−6 .MODEL DX D (IS=800.0E−18)
HLIM 90 0VLIM 1K .MODEL JX PJF (IS=1.500E−12BETA=1.316E-3
J1 11 210 JX + VTO=−.270)
J2 12 110 JX .ENDS
R2 6 9100.OE3
(1) Macromodeling of Integrated Circuit Operational Amplifiers, IEEE Journal of Solid-State Circuits, SC-9, 353 (1974).
Copyright © 1997–2016, Texas Instruments Incorporated Submit Documentation Feedback 25
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016 www.ti.com
RS
0.1 µF
R1 R
ILOAD
VOUT +
_
R2
47 kΩ
Rg
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
1.2 12
1 10
0.8 8
0.6 6
0.4 4
0.2 2
Measured Measured
Ideal Ideal
0 0
0 0.2 0.4 0.6 0.8 1 1.2 0 2 4 6 8 10 12
Load Current (A) D001
Load Current (A) D001
Figure 61. Output Voltage Measured vs Ideal Figure 62. Output Voltage Measured vs Ideal
(0 to 1 A) (0 to 10 A)
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
TLC2272, TLC2272A, TLC2272M, TLC2272AM
TLC2274, TLC2274A, TLC2274M, TLC2274AM
www.ti.com SLOS190H – FEBRUARY 1997 – REVISED MARCH 2016
10 Layout
11.3 Trademarks
E2E is a trademark of Texas Instruments.
MicroSim Parts, PSpice are trademarks of MicroSim.
All other trademarks are the property of their respective owners.
11.4 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
11.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
Product Folder Links: TLC2272 TLC2272A TLC2272M TLC2272AM TLC2274 TLC2274A TLC2274M TLC2274AM
PACKAGE OPTION ADDENDUM
www.ti.com 14-Aug-2021
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
TLC2272ACDR ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 2272AC
TLC2272ACDRG4 ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 2272AC
TLC2272ACP ACTIVE PDIP P 8 50 RoHS & Green NIPDAU N / A for Pkg Type TLC2272AC
TLC2272ACPW ACTIVE TSSOP PW 8 150 RoHS & Green NIPDAU Level-1-260C-UNLIM P2272A
TLC2272ACPWR ACTIVE TSSOP PW 8 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM P2272A
TLC2272AIDR ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 2272AI
TLC2272AIDRG4 ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 2272AI
TLC2272AIP ACTIVE PDIP P 8 50 RoHS & Green NIPDAU N / A for Pkg Type TLC2272AI
TLC2272AMD ACTIVE SOIC D 8 75 RoHS & Green NIPDAU Level-1-260C-UNLIM -55 to 125 2272AM
TLC2272AMDR ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -55 to 125 2272AM
TLC2272AMDRG4 ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 2272AM
TLC2272AQD ACTIVE SOIC D 8 75 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 C2272A
TLC2272AQDR ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 C2272A
TLC2272AQDRG4 ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM C2272A
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 14-Aug-2021
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
TLC2272CDR ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 2272C
TLC2272CDRG4 ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 2272C
TLC2272CP ACTIVE PDIP P 8 50 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 TLC2272CP
TLC2272CPW ACTIVE TSSOP PW 8 150 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 P2272
TLC2272CPWR ACTIVE TSSOP PW 8 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 P2272
TLC2272IDR ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 2272I
TLC2272IP ACTIVE PDIP P 8 50 RoHS & Green NIPDAU N / A for Pkg Type TLC2272IP
TLC2272IPW ACTIVE TSSOP PW 8 150 RoHS & Green NIPDAU Level-1-260C-UNLIM Y2272
TLC2272IPWR ACTIVE TSSOP PW 8 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM Y2272
TLC2272IPWRG4 ACTIVE TSSOP PW 8 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM Y2272
TLC2272MD ACTIVE SOIC D 8 75 RoHS & Green NIPDAU Level-1-260C-UNLIM -55 to 125 2272M
TLC2272MDR ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -55 to 125 2272M
TLC2272MDRG4 ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 2272M
TLC2272QDR ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 C2272Q
TLC2272QPWRG4 ACTIVE TSSOP PW 8 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM T2272Q
Addendum-Page 2
PACKAGE OPTION ADDENDUM
www.ti.com 14-Aug-2021
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
TLC2274ACDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 2274AC
TLC2274ACDRG4 ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 2274AC
TLC2274ACN ACTIVE PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 TLC2274ACN
TLC2274ACPWR ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 P2274A
TLC2274ACPWRG4 ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 P2274A
TLC2274AID ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 2274AI
TLC2274AIDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 2274AI
TLC2274AIN ACTIVE PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type -40 to 125 TLC2274AIN
TLC2274AIPW ACTIVE TSSOP PW 14 90 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 Y2274A
TLC2274AIPWR ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 Y2274A
TLC2274AIPWRG4 ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 Y2274A
TLC2274AMD ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -55 to 125 2274AM
TLC2274AMDRG4 ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 2274AM
TLC2274AQD ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 TLC2274A
TLC2274AQDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 TLC2274A
TLC2274AQDRG4 ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM PJ2274A
Addendum-Page 3
PACKAGE OPTION ADDENDUM
www.ti.com 14-Aug-2021
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
TLC2274CDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM TLC2274C
TLC2274CN ACTIVE PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type TLC2274CN
TLC2274CNE4 ACTIVE PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type TLC2274CN
TLC2274CPWR ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM P2274
TLC2274IDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM TLC2274I
TLC2274IDRG4 ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM TLC2274I
TLC2274IN ACTIVE PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type TLC2274IN
TLC2274IPWR ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM Y2274
TLC2274IPWRG4 ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM Y2274
TLC2274MD ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -55 to 125 TLC2274M
TLC2274MDR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -55 to 125 TLC2274M
TLC2274MDRG4 ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM PJ2274M
Addendum-Page 4
PACKAGE OPTION ADDENDUM
www.ti.com 14-Aug-2021
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
TLC2274MN ACTIVE PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type -55 to 125 TLC2274MN
TLC2274QD ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 TLC2274
TLC2274QDRG4 ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM TLC2274
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
Addendum-Page 5
PACKAGE OPTION ADDENDUM
www.ti.com 14-Aug-2021
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF TLC2272, TLC2272A, TLC2272AM, TLC2272M, TLC2274, TLC2274A, TLC2274AM, TLC2274M :
Addendum-Page 6
PACKAGE MATERIALS INFORMATION
www.ti.com 23-Jul-2021
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 23-Jul-2021
Pack Materials-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 23-Jul-2021
Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
TLC2272CPWR TSSOP PW 8 2000 853.0 449.0 35.0
TLC2272IDR SOIC D 8 2500 340.5 336.1 25.0
TLC2272IPWR TSSOP PW 8 2000 853.0 449.0 35.0
TLC2272MDR SOIC D 8 2500 350.0 350.0 43.0
TLC2272QDR SOIC D 8 2500 340.5 336.1 25.0
TLC2272QPWRG4 TSSOP PW 8 2000 853.0 449.0 35.0
TLC2274ACDR SOIC D 14 2500 340.5 336.1 32.0
TLC2274ACPWR TSSOP PW 14 2000 853.0 449.0 35.0
TLC2274AIDR SOIC D 14 2500 340.5 336.1 32.0
TLC2274AIPWR TSSOP PW 14 2000 853.0 449.0 35.0
TLC2274AQDR SOIC D 14 2500 350.0 350.0 43.0
TLC2274CDR SOIC D 14 2500 340.5 336.1 32.0
TLC2274CNSR SO NS 14 2000 853.0 449.0 35.0
TLC2274CPWR TSSOP PW 14 2000 853.0 449.0 35.0
TLC2274IDR SOIC D 14 2500 340.5 336.1 32.0
TLC2274IPWR TSSOP PW 14 2000 853.0 449.0 35.0
TLC2274MDR SOIC D 14 2500 350.0 350.0 43.0
TLC2274MDRG4 SOIC D 14 2500 350.0 350.0 43.0
TLC2274QDRG4 SOIC D 14 2500 350.0 350.0 43.0
Pack Materials-Page 3
PACKAGE OUTLINE
D0008A SCALE 2.800
SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
SEATING PLANE
.228-.244 TYP
[5.80-6.19]
.004 [0.1] C
A PIN 1 ID AREA
6X .050
[1.27]
8
1
.189-.197 2X
[4.81-5.00] .150
NOTE 3 [3.81]
4X (0 -15 )
4
5
8X .012-.020
B .150-.157 [0.31-0.51]
.069 MAX
[3.81-3.98] .010 [0.25] C A B [1.75]
NOTE 4
.005-.010 TYP
[0.13-0.25]
4X (0 -15 )
SEE DETAIL A
.010
[0.25]
.004-.010
0 -8 [0.11-0.25]
.016-.050
[0.41-1.27] DETAIL A
(.041) TYPICAL
[1.04]
4214825/C 02/2019
NOTES:
1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches.
Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
www.ti.com
EXAMPLE BOARD LAYOUT
D0008A SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55]
SYMM SEE
DETAILS
1
8
8X (.024)
[0.6] SYMM
(R.002 ) TYP
[0.05]
5
4
6X (.050 )
[1.27]
(.213)
[5.4]
EXPOSED
METAL EXPOSED
METAL
.0028 MAX .0028 MIN
[0.07] [0.07]
ALL AROUND ALL AROUND
4214825/C 02/2019
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
D0008A SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55] SYMM
1
8
8X (.024)
[0.6] SYMM
(R.002 ) TYP
5 [0.05]
4
6X (.050 )
[1.27]
(.213)
[5.4]
4214825/C 02/2019
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
PW0008A SCALE 2.800
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
C
6.6 SEATING PLANE
TYP
6.2
A PIN 1 ID 0.1 C
AREA
6X 0.65
8
1
3.1 2X
2.9
NOTE 3 1.95
4
5
0.30
8X
0.19
4.5 1.2 MAX
B 0.1 C A B
4.3
NOTE 4
(0.15) TYP
SEE DETAIL A
0.25
GAGE PLANE
0.75 0.15
0 -8 0.05
0.50
DETAIL A
TYPICAL
4221848/A 02/2015
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153, variation AA.
www.ti.com
EXAMPLE BOARD LAYOUT
PW0008A TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
8X (1.5)
8X (0.45) SYMM
(R0.05)
1 TYP
8
SYMM
6X (0.65)
5
4
(5.8)
4221848/A 02/2015
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
PW0008A TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
8X (1.5)
SYMM (R0.05) TYP
8X (0.45)
1
8
SYMM
6X (0.65)
5
4
(5.8)
4221848/A 02/2015
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you
permission to use these resources only for development of an application that uses the TI products described in the resource. Other
reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party
intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages,
costs, losses, and liabilities arising out of your use of these resources.
TI’s products are provided subject to TI’s Terms of Sale (https:www.ti.com/legal/termsofsale.html) or other applicable terms available either
on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s
applicable warranties or warranty disclaimers for TI products.IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2021, Texas Instruments Incorporated