SN74LV4052A Dual 4-Channel Analog Multiplexers and Demultiplexers
SN74LV4052A Dual 4-Channel Analog Multiplexers and Demultiplexers
SN74LV4052A Dual 4-Channel Analog Multiplexers and Demultiplexers
SN74LV4052A
SCLS429K – MAY 1999 – REVISED NOVEMBER 2016
12
1Y0
10
A
14
1Y1
15
1Y2
9 11
B 1Y3
1
2Y0
5
2Y1
2
2Y2
6
INH 4
2Y3
3
2-COM
Copyright © 2016, Texas Instruments Incorporated
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. UNLESS OTHERWISE NOTED, this document contains PRODUCTION
DATA.
SN74LV4052A
SCLS429K – MAY 1999 – REVISED NOVEMBER 2016 www.ti.com
Table of Contents
1 Features .................................................................. 1 8.1 Overview ................................................................. 12
2 Applications ........................................................... 1 8.2 Functional Block Diagram ....................................... 12
3 Description ............................................................. 1 8.3 Feature Description................................................. 12
8.4 Device Functional Modes........................................ 12
4 Revision History..................................................... 2
5 Pin Configuration and Functions ......................... 3 9 Application and Implementation ........................ 13
9.1 Application Information............................................ 13
6 Specifications......................................................... 4
9.2 Typical Application .................................................. 13
6.1 Absolute Maximum Ratings ...................................... 4
6.2 ESD Ratings.............................................................. 4 10 Power Supply Recommendations ..................... 15
6.3 Recommended Operating Conditions....................... 4 11 Layout................................................................... 15
6.4 Thermal Information .................................................. 5 11.1 Layout Guidelines ................................................. 15
6.5 Electrical Characteristics........................................... 5 11.2 Layout Example .................................................... 15
6.6 Switching Characteristics: VCC = 2.5 V ± 0.2 V ........ 6 12 Device and Documentation Support ................. 16
6.7 Switching Characteristics: VCC = 3.3 V ± 0.3 V ........ 6 12.1 Documentation Support ....................................... 16
6.8 Switching Characteristics: VCC = 5 V ± 0.5 V ........... 6 12.2 Receiving Notification of Documentation Updates 16
6.9 Switching Characteristics: Analog............................. 7 12.3 Community Resource............................................ 16
6.10 Operating Characteristics........................................ 7 12.4 Trademarks ........................................................... 16
6.11 Typical Characteristics ............................................ 7 12.5 Electrostatic Discharge Caution ............................ 16
7 Parameter Measurement Information .................. 8 12.6 Glossary ................................................................ 16
8 Detailed Description ............................................ 12 13 Mechanical, Packaging, and Orderable
Information ........................................................... 16
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
• Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation
section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section .................................................................................................. 1
• Deleted Ordering Information table; see Package Option Addendum at the end of the data sheet ...................................... 1
• Deleted SN54LV4052A from data sheet ................................................................................................................................ 1
• Changed Package thermal impedance, RθJA, values in the Thermal Information table From: 73 To: 90.9 (D), From:
82 To: 102.8 (DB), From: 120 To: 125.7 (DGV), From: 67 To: 54.8 (N), From: 64 To: 89.7 (NS), From: 108 To:
113.2 (PW), and From: 39 To: 48.9 (RGY) ............................................................................................................................ 5
2Y0
VCC
2Y0 1 16 VCC
2Y2 2 15 1Y2
16
2-COM 3 14 1Y1
2Y2 2 15 1Y2
2Y3 4 13 1-COM
2-COM 3 14 1Y1
2Y1 5 12 1Y0 Thermal
2Y3 4 13 1-COM
Pad
INH 6 11 1Y3
2Y1 5 12 1Y0
GND 7 10 A
INH 6 11 1Y3
GND 8 9 B
GND 7 10 A
9
Not to scale
Not to scale
GND
B
Pin Functions
PIN
I/O DESCRIPTION
NO. NAME
1 2Y0 I/O Port 2 channel 0
2 2Y2 I/O Port 2 channel 2
3 2-COM I/O Port 2 common channel
4 2Y3 I/O Port 2 channel 3
5 2Y1 I/O Port 2 channel 1
6 INH I Inhibit input
7 GND — Device ground
8 GND — Device ground
9 B I Logic input selector B
10 A I Logic input selector A
11 1Y3 I/O Port 1 channel 3
12 1Y0 I/O Port 1 channel 0
13 1-COM I/O Port 1 common channel
14 1Y1 I/O Port 1 channel 1
15 1Y2 I/O Port 1 channel 2
16 VCC — Device power
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
Supply voltage, VCC –0.5 7 V
(2)
Input voltage, VI –0.5 7 V
Switch I/O voltage, VIO (2) (3) –0.5 VCC + 0.5 V
Input clamp current, IIK VI < 0 –20 mA
I/O diode current, IIOK VIO < 0 and VIO > VCC 50 mA
Switch through current, IT VIO = 0 to VCC ±25 mA
Continuous current through VCC or GND ±50 mA
Junction temperature, TJ 150 °C
Storage temperature, Tstg –65 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
(3) This value is limited to 5.5 V maximum.
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Tested on D
package
(1) All unused inputs of the device must be held at VCC or GND to ensure proper device operation. See Implications of Slow or Floating
CMOS Inputs (SCBA004).
(2) With supply voltages at or near 2 V, the analog switch on-state resistance becomes very nonlinear. TI recommends that only digital
signals be transmitted at these low supply voltages.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
(1) Adjust fin voltage to obtain 0 dBm at output. Increase fin frequency until dB meter reads –3 dB.
(2) Adjust fin voltage to obtain 0 dBm at input.
2.4
2.1
1.8
1.5
1.2
0.9
0.6
2.5 2.75 3 3.25 3.5 3.75 4 4.25 4.5 4.75 5
Vcc (V) D001
VCC
VI = VCC or GND (ON) VO
GND VI – VO
r on W
2 10 –3
2 mA
V
VI − V O
VCC
VINH = VIH
VCC
VI A (OFF) VO
GND
Condition 1: VI = 0, VO = VCC
Condition 2: VI = VCC, VO = 0
VCC
VINH = VIL
VCC
VI A (ON) Open
GND
VI = VCC or GND
VCC
VINH = VIL
VCC
50 Ω GND CL
VCC
50 Ω
VINH
TEST S1 S2
VCC tPLZ/tPZL GND VCC
VI VO RL = 1 kΩ tPHZ/tPZH VCC GND
S1 S2
CL
GND
TEST CIRCUIT
VCC VCC
VINH 50% VINH 50%
0V 0V
tPZL tPZH
≈VCC VOH
VO 50% VO 50%
VOL ≈0 V
(tPZL, tPZH)
VCC
VCC
VINH 50% VINH 50%
0V
0V
tPLZ tPHZ
≈VCC VOH
VOH − 0.3 V
VO VO
VOL + 0.3 V
VOL ≈0 V
(tPLZ, tPHZ)
VOLTAGE WAVEFORMS
Figure 6. Switching Time (tPZL, tPLZ, tPZH, tPHZ), Control to Signal Output
VCC
VINH = GND
0.1 μF V VCC
I
fin (ON) VO
GND
50 Ω RL = 600 Ω CL = 50 pF
VCC/2
VCC
VINH = GND
0.1 μF VCC
VI
fin (ON) VO1
600 Ω GND
50 Ω RL = 600 Ω CL = 50 pF
VCC/2
VCC
VINH = VCC
VCC
(OFF) VO2
GND
RL = 600 Ω CL = 50 pF
600 Ω
VCC/2
VCC
50 Ω
VINH
VCC
fin VO
GND
600 Ω RL = 600 Ω CL = 50 pF
VCC/2 VCC/2
VCC
VINH = VCC
0.1 μF VCC
VI
fin (OFF) VO
GND
50 Ω 600 Ω RL = 600 Ω CL = 50 pF
VCC/2 VCC/2
VCC
VINH = GND
10 μF VCC
VI
fin (ON) VO
GND
600 Ω RL = 10 kΩ CL = 50 pF
VCC/2
8 Detailed Description
8.1 Overview
The SN74LV4052A device is a dual, 4-channel CMOS analog multiplexer and demultiplexer that is designed for
2-V to 5.5-V VCC operation. It has low input current consumption at the digital input pins and low crosstalk
between switches. The active low Inhibit (INH) tri-state all the channels when high and when low, depending on
the A and B inputs, one of the four independent input/outputs (nY0 - nY3) connects to the COM channel. The
SN74LV4052A is available in multiple package options including TSSOP (PW) and QFN (RGY).
13
1-COM
12
1Y0
10
A
14
1Y1
15
1Y2
9 11
B 1Y3
1
2Y0
5
2Y1
2
2Y2
6
INH 4
2Y3
3
2-COM
Copyright © 2016, Texas Instruments Incorporated
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
4.7k
4.7k
4.7k
4.7k
4.7k
4.7k
4.7k
4.7k
SN74LV4052A
1Y0
SDA1
1Y1 SDA2
SDAx 1Y2
1COM SDA3
1Y3
SDA4
SCLx 2Y0
2COM SCL1
2Y1
SCL2
2Y2
SCL3
2Y3
A B INH SCL4
MCU
Copyright © 2016, Texas Instruments Incorporated
11 Layout
1W min.
W
Figure 16. Trace Example
12.4 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
12.5 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
12.6 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
www.ti.com 13-Aug-2021
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
SN74LV4052AD ACTIVE SOIC D 16 40 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 LV4052A
SN74LV4052ADBR ACTIVE SSOP DB 16 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 LW052A
SN74LV4052ADBRE4 ACTIVE SSOP DB 16 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 LW052A
SN74LV4052ADGVR ACTIVE TVSOP DGV 16 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 LW052A
SN74LV4052ADR ACTIVE SOIC D 16 2500 RoHS & Green NIPDAU | SN Level-1-260C-UNLIM -40 to 85 LV4052A
SN74LV4052AN ACTIVE PDIP N 16 25 RoHS & Green NIPDAU N / A for Pkg Type -40 to 85 SN74LV4052AN
SN74LV4052ANSR ACTIVE SO NS 16 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 74LV4052A
SN74LV4052APW ACTIVE TSSOP PW 16 90 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 LW052A
SN74LV4052APWE4 ACTIVE TSSOP PW 16 90 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 LW052A
SN74LV4052APWG4 ACTIVE TSSOP PW 16 90 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 LW052A
SN74LV4052APWR ACTIVE TSSOP PW 16 2000 RoHS & Green NIPDAU | SN Level-1-260C-UNLIM -40 to 85 LW052A
SN74LV4052APWRE4 ACTIVE TSSOP PW 16 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 LW052A
SN74LV4052APWRG4 ACTIVE TSSOP PW 16 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 LW052A
SN74LV4052APWT ACTIVE TSSOP PW 16 250 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 LW052A
SN74LV4052ARGYR ACTIVE VQFN RGY 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 85 LW052A
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 13-Aug-2021
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
• Automotive : SN74LV4052A-Q1
• Enhanced Product : SN74LV4052A-EP
• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
• Enhanced Product - Supports Defense, Aerospace and Medical Applications
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 27-Jul-2021
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 27-Jul-2021
Pack Materials-Page 2
PACKAGE OUTLINE
PW0016A SCALE 2.500
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
SEATING
PLANE
6.6 C
TYP
A 6.2
0.1 C
PIN 1 INDEX AREA
14X 0.65
16
1
2X
5.1 4.55
4.9
NOTE 3
8
9
0.30
4.5 16X 1.2 MAX
B 0.19
4.3
NOTE 4 0.1 C A B
(0.15) TYP
SEE DETAIL A
0.25
GAGE PLANE
0.15
0.05
0.75
0.50
0 -8
DETAIL A
A 20
TYPICAL
4220204/A 02/2017
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.
www.ti.com
EXAMPLE BOARD LAYOUT
PW0016A TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
SYMM
14X (0.65)
8 9
(5.8)
4220204/A 02/2017
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
PW0016A TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
SYMM
14X (0.65)
8 9
(5.8)
4220204/A 02/2017
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
MECHANICAL DATA
0,23
0,40 0,07 M
0,13
24 13
0,16 NOM
4,50 6,60
4,30 6,20
Gage Plane
0,25
0°–8°
0,75
1 12
0,50
A
Seating Plane
0,15
1,20 MAX 0,08
0,05
PINS **
14 16 20 24 38 48 56
DIM
4073251/E 08/00
0,38
0,65 0,15 M
0,22
28 15
0,25
0,09
5,60 8,20
5,00 7,40
Gage Plane
1 14 0,25
A 0°–ā8° 0,95
0,55
Seating Plane
PINS **
14 16 20 24 28 30 38
DIM
4040065 /E 12/01
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2021, Texas Instruments Incorporated