Sla7070mr, MPR, MPRT/7071MR, MPR, MPRT/7072MR, MPR, MPRT/7073MR, MPR, MPRT
Sla7070mr, MPR, MPRT/7071MR, MPR, MPRT/7072MR, MPR, MPRT/7073MR, MPR, MPRT
Sla7070mr, MPR, MPRT/7071MR, MPR, MPRT/7072MR, MPR, MPRT/7073MR, MPR, MPRT
SLA7070MR, MPR, MPRT/7071MR, MPR, MPRT/7072MR, MPR, MPRT/7073MR, MPR, MPRT 2-Phase/1-2 Phase Excitation Support, Built-in Sequencer
■Electrical Characteristics
Ratings
Parameter Symbol Unit Conditions
min. typ. max.
IBB 15 mA In operation
Main Supply Current
IBBS 100 µA Sleep 1 and Sleep 2 modes
Logic Supply Current IDD 5 mA
Output MOSFET Breakdown Voltage V(BR)DSS 100 V VBB=44V, ID=1mA
0.7 0.85 SLA7070M, ID=1.0A
0.45 0.6 SLA7071M, ID=1.5A
Output MOSFET ON Resistance RDS(ON) Ω
0.25 0.4 SLA7072M, ID=2.0A
0.18 0.24 SLA7073M, ID=3.0A
0.85 1.1 SLA7070M, ID=1.0A
1.0 1.25 SLA7071M, ID=1.5A
Output MOSFET Diode Forward Voltage VF V
0.95 1.2 SLA7072M, ID=2.0A
0.95 2.1 SLA7073M, ID=3.0A
Maximum Clock Frequency Fclock 250 kHz When Clock Duty = 50%
VIL 0.25VDD
Logic Input Voltage V
VIH 0.75VDD
IIL ±1
Logic Input Current µA
IIH ±1
0.04 0.3 SLA7070M, within the current setting range
0.04 0.45 SLA7071M, within the current setting range
VREF
REF Input Voltage 0.04 0.4 V SLA7072M, within the current setting range
0.04 0.45 SLA7073M, within the current setting range
VREFS 2 VDD Output OFF (Sleep 1)
REF Input Current IREF ±10 µA
Sense Voltage VSENSE VREF V When step reference current ratio is 100%
Sleep-Enable Recovery Time TSE 100 µS Sleep1&Sleep2
tcon 2.0 µS Clock → Out ON
Switching Time
tcoff 1.5 µS Clock → Out OFF
0.296 0.305 0.314 SLA7070M, tolerance of ±3%
0.296 0.305 0.314 SLA7071M, tolerance of ±3%
Sense Resistance RS Ω
0.199 0.205 0.211 SLA7072M, tolerance of ±3%
0.150 0.155 0.160 SLA7073M, tolerance of ±3%
Overcurrent Sense Voltage Vocp 0.65 0.7 0.75 V SLA7070xMPR, MPRT, when motor coil shorts out
2.3 SLA7070MPR, MPRT/7071MPR, MPRT
Overcurrent Sense Current Iocp 3.5 A SLA7072MPR, MPRT
4.6 SLA7073MPR, MPRT
Thermal Protection Temperature Ttsd 140 °C SLA707xMPRT, Rear of case (at the saturation temperature)
VFlagL 1.25 SLA707xMPR, MPRT, IFlagL=1.25mA
Flag Output Voltage V
VFlagH 1.25–VDD SLA707xMPR, MPRT, IFlagH=–1.25mA
IFlagL 1.25
Flag Output Current mA SLA707xMPR, MPRT
IFlagH –1.25
ModeF 100 %
Step Reference Current Ratio
Mode8 70.7 %
PWM Minimum ON Time ton(min) 3.2 µs
PWM OFF Time toff 12 µs
* The direction in which current flows out of the device is regarded as negative.
94 ICs
SLA7070MR, MPR, MPRT/7071MR, MPR, MPRT/7072MR, MPR, MPRT/7073MR, MPR, MPRT
CW/CCW
3
Reset
Clock
Phase A output
OutA
OutA
OutA
OutA
OutB
OutB
OutB
OutB
N.C.
OutA/
Flag
VDD
VBB
M1
M2
M3
4
1 2 3 4 14 15 18 6 7 8 9 16 10 15 11 20 21 22 23 5 SenseA Phase A current sense
6 N.C. N.C.
MIC Reg
7 M1
Pre-
8 M2 Excitation mode/Sleep 2 setting input
Pre- Sequencer
Driver &
Driver 9 M3
Sleep Circuit
10 Clock Step Clock input
Protect Protect
11 VBB Driver supply (motor supply)
12 Gnd Device GND
DAC DAC
13 Ref/Sleep1 Control current mode/Sleep 1 setting input
–
Synchro
+
14 VDD Logic supply
5 Control 19
15
–
SenseA + SenseB Reset Internal logic reset input
PWM PWM
Control Control
RS OSC OSC RS
16 CW/CCW Normal/reverse control input
17 Sync PWM control signal input
18 Flag*1 Protection circuit monitor output*1
17 12 19 SenseB Phase B current sense
20
OutB/ Phase B current output
21
22
OutB Phase B current output
23
The protect circuit is deleted and the flag pin is N.C. for SLA7070MR, 7071MR, 7072MR, and 7073MR. *1: N.C. pin for SLA7070MR, 7071MR, 7072MR, and 7073MR.
24.4±0.2 4.8±0.2
16.4±0.2
1.7±0.1
Gate burr
φ 3.2±0.15 × 3.8
+
CA
Vcc=3.0V to 5.5V φ 3.2±0.15
OutA OutA BB OutB OutB
16±0.2
C1 VDD
12.9±0.2
r1
Q1 2.45±0.2
9.9±0.2
9.5 –0.5
computer,
+1
etc.
M2 (2-phase/1-2 phase R-end
M3 excitation)
Sync
N.C. +0.2
0.65 –0.1 +0.2
0.55 –0.1
(4.3)
Flag
Ref/Sleep1 22 × P1.27±0.5 = 27.94±1
SenseA Gnd SenseB ±0.7
4.5
(Measured at the tip)
31.3±0.2
r2 r3 C2
(Including the resin burr)
One-point
Gnd
* There is no Flag pin (Pin-18) for SLA7070MR, 7071MR, 7072MR, and 7073MR.
ICs 95