Design For Manufacturability - An Overview
Design For Manufacturability - An Overview
Design For Manufacturability - An Overview
Company | D&R China | dr-embedded.com | D&R Products | Login | Subscribe to D&R SoC News Alert
SEARCH IP NEWS INDUSTRY ARTICLES BLOGS VIDEOS SLIDES EVENTS Search Industry Articles
This paper describes the causes of yield drop out in deep submicron technologies and True design-for-manufacturability critical to 65-
nm design success
methods to improve yield at design and manufacturing stage of IC development cycle.
The RapidIO High-Speed Interconnect: A
Technical Overview
Problem Statement
The layout development is most critical in integrated circuits (IC's) design because of See Freescale Semiconductor Latest Articles >>
cost, since it involves expensive tools and a large amount of human intervention, and
also because of the consequences for production cost. As the device size is shrinking,
the landscape of technology developments has become very different from the past.
The problems, which were supposed to be secondary can cause of yield drop out in
submicron technologies. The variability becomes a critical issue not only for
NEW ARTICLES
performance, but also for yield dropout. PUF: A Crucial Technology for AI and IoT
Design for Manufacturability is the proactive process which ensures the quality,
reliability, cost effective and time to market.
Given a fixed amount of available space in a given layout area, there are potentially
multiple yield enhancing changes that can be made.
There are some DFM guidelines which we can take into account during layout.
Configuration: Identify very small rectangle of a given layer (typically shape at the min
area size like diffusion)
Action: Try not to draw shapes at min area when free space is available around.
Reasons for this action: Process window can allow shapes to be at min area, but if
these shapes are numerous, risk is higher that some of them are not resolved: for
instance, in case of implant, that would lead to missing implant. Typical case: Pwell and
Nwell Straps (Ties).
Density Gradient
Contact/Via Redundancy
Configuration: Identify single contact specifically for critical transistor in repetitive cell.
Action: Try to double contact and extend poly and metal1 without impacting too much on
poly & metal1 critical area.
Reasons for this action: Single contacts can be more sensitive to defect and resistivity
spread especially in case of L transition. Salicide discontinuity risk is also present.
Inserting a new contact reduces probability to have a too resistive (or even open)
transition, and reduces electro-migration effect.
1. Filler cell (consisting regular Diffusion and Poly silicon structures) insertion and
shielding
Issue Addressed: PO/OD non uniformity
Benefit: Higher parametric yield.
2. Via optimization
Issue Addressed: open Via’s, systematic via opening issue
Benefit: Higher yield after manufacturing and qualification.
3. Wire Spreading
Issue Addressed: wire shorts and opening due to defectivity.
Benefit: Higher yield, decrease cross talk.
4. Power/ground-connected fill
Issue Addressed: Density gradients, Large IR drop, Layout becomes regular
Benefit: Robustness to IR drop
6. Dummy Metal/Via/FEOL
Issue Addressed: Large density gradients
Benefit: Higher yield
Authors:
Rahul Saxena, Deepak Sharma, Sachin Kalra, Azeem Hasan, Vikas Garg
Freescale Semiconductors Ltd
Your Name:
Your E-mail address:
Your Company address:
Your Phone Number:
Write your message:
send
Partner with us List your Products Design-Reuse.com © 2019 Design And Reuse
Visit our new Partnership Portal for Suppliers, list your IPs for free. Contact Us All Rights Reserved.
more information. About us
D&R Partner Program No portion of this site may be copied, retransmitted,
Advertise with Us reposted, duplicated or otherwise used without the
Partner with us List your Products Privacy Policy express written permission of Design And Reuse.