Uc 3843
Uc 3843
Uc 3843
UC2842/3/4/5
UC3842/3/4/5
BLOCK DIAGRAM
4/97
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
ABSOLUTE MAXIMUM RATINGS (Note 1)
Supply Voltage (Low Impedance Source) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30V
Supply Voltage (ICC <30mA) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Self Limiting
Output Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1A
Output Energy (Capacitive Load) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5J
Analog Inputs (Pins 2, 3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +6.3V
Error Amp Output Sink Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10mA
Power Dissipation at TA 25C (DIL-8) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1W
Power Dissipation at TA 25C (SOIC-14) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 725mW
Storage Temperature Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -65C to +150C
Lead Temperature (Soldering, 10 Seconds) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300C
Note 1: All voltages are with respect to Pin 5.
All currents are positive into the specified terminal.
Consult Packaging Section of Databook for thermal limitations and considerations
of packages.
CONNECTION DIAGRAMS
DIL-8, SOIC-8 (TOP VIEW) PLCC-20 (TOP VIEW)
N or J Package, D8 Package Q Package
2
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
ELECTRICAL CHARACTERISTICS: Unless otherwise stated, these specifications apply for -55C TA 125C for the
UC184X; -40C TA 85C for the UC284X; 0C TA 70C for the 384X; VCC =
15V (Note 5); RT = 10k; CT =3.3nF, TA=TJ.
UC1842/3/4/5 UC3842/3/4/5 UNITS
PARAMETER TEST CONDITIONS UC2842/3/4/5
MIN TYP MAX MIN TYP MAX
Reference Section
Output Voltage TJ = 25C, IO = 1mA 4.95 5.00 5.05 4.90 5.00 5.10 V
Line Regulation 12 VIN 25V 6 20 6 20 mV
Load Regulation 1 I0 20mA 6 25 6 25 mV
Temp. Stability (Note 2) (Note 7) 0.2 0.4 0.2 0.4 mV/C
Total Output Variation Line, Load, Temp. (Note 2) 4.9 5.1 4.82 5.18 V
Output Noise Voltage 10Hz f 10kHz, TJ = 25C (Note2) 50 50 V
Long Term Stability TA = 125C, 1000Hrs. (Note 2) 5 25 5 25 mV
Output Short Circuit -30 -100 -180 -30 -100 -180 mA
Oscillator Section
Initial Accuracy TJ = 25C (Note 6) 47 52 57 47 52 57 kHz
Voltage Stability 12 VCC 25V 0.2 1 0.2 1 %
Temp. Stability TMIN TA TMAX (Note 2) 5 5 %
Amplitude VPIN 4 peak to peak (Note 2) 1.7 1.7 V
Error Amp Section
Input Voltage VPIN 1 = 2.5V 2.45 2.50 2.55 2.42 2.50 2.58 V
Input Bias Current -0.3 -1 -0.3 -2 A
AVOL 2 VO 4V 65 90 65 90 dB
Unity Gain Bandwidth (Note 2) TJ = 25C 0.7 1 0.7 1 MHz
PSRR 12 VCC 25V 60 70 60 70 dB
Output Sink Current VPIN 2 = 2.7V, VPIN 1 = 1.1V 2 6 2 6 mA
Output Source Current VPIN 2 = 2.3V, VPIN 1 = 5V -0.5 -0.8 -0.5 -0.8 mA
VOUT High VPIN 2 = 2.3V, RL = 15k to ground 5 6 5 6 V
VOUT Low VPIN 2 = 2.7V, RL = 15k to Pin 8 0.7 1.1 0.7 1.1 V
Current Sense Section
Gain (Notes 3 and 4) 2.85 3 3.15 2.85 3 3.15 V/V
Maximum Input Signal VPIN 1 = 5V (Note 3) 0.9 1 1.1 0.9 1 1.1 V
PSRR 12 VCC 25V (Note 3) (Note 2) 70 70 dB
Input Bias Current -2 -10 -2 -10 A
Delay to Output VPIN 3 = 0 to 2V (Note 2) 150 300 150 300 ns
Note 2: These parameters, although guaranteed, are not 100% tested in production.
Note 3: Parameter measured at trip point of latch with VPIN 2 = 0.
Note 4: Gain defined as
VPIN 1
A= , 0 VPIN 3 0.8V
VPIN 3
Note 5: Adjust VCC above the start threshold before setting at 15V.
Note 6: Output frequency equals oscillator frequency for the UC1842 and UC1843.
Output frequency is one half oscillator frequency for the UC1844 and UC1845.
Note 7: Temperature stability, sometimes referred to as average temperature coefficient, is described by the equation:
VREF (max) VREF (min)
Temp Stability =
TJ (max) TJ (min)
VREF (max) and VREF (min) are the maximum and minimum reference voltages measured over the appropriate
temperature range. Note that the extremes in voltage do not necessarily occur at the extremes in temperature.
3
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
ELECTRICAL CHARACTERISTICS: Unless otherwise stated, these specifications apply for 55C TA 125C for the
UC184X; 40C TA 85C for the UC284X; 0C TA 70C for the 384X; VCC =
15V (Note 5); RT = 10k; CT =3.3nF, TA=TJ.
UC1842/3/4/5 UC3842/3/4/5 UNITS
PARAMETER TEST CONDITION UC2842/3/4/5
MIN TYP MAX MIN TYP MAX
Output Section
Output Low Level ISINK = 20mA 0.1 0.4 0.1 0.4 V
ISINK = 200mA 1.5 2.2 1.5 2.2 V
Output High Level ISOURCE = 20mA 13 13.5 13 13.5 V
ISOURCE = 200mA 12 13.5 12 13.5 V
Rise Time TJ = 25C, CL = 1nF (Note 2) 50 150 50 150 ns
Fall Time TJ = 25C, CL = 1nF (Note 2) 50 150 50 150 ns
Under-voltage Lockout Section
Start Threshold X842/4 15 16 17 14.5 16 17.5 V
X843/5 7.8 8.4 9.0 7.8 8.4 9.0 V
Min. Operating Voltage X842/4 9 10 11 8.5 10 11.5 V
After Turn On X843/5 7.0 7.6 8.2 7.0 7.6 8.2 V
PWM Section
Maximum Duty Cycle X842/3 95 97 100 95 97 100 %
X844/5 46 48 50 47 48 50 %
Minimum Duty Cycle 0 0 %
Total Standby Current
Start-Up Current 0.5 1 0.5 1 mA
Operating Supply Current VPIN 2 = VPIN 3 = 0V 11 17 11 17 mA
VCC Zener Voltage ICC = 25mA 30 34 30 34 V
Note 2: These parameters, although guaranteed, are not 100% tested in production.
Note 3: Parameter measured at trip point of latch with VPIN 2 = 0.
Note 4: Gain defined as:
VPIN 1
A= ; 0 VPIN 3 0.8V.
VPIN 3
Note 5: Adjust VCC above the start threshold before setting at 15V.
Note 6: Output frequency equals oscillator frequency for the UC1842 and UC1843.
Output frequency is one half oscillator frequency for the UC1844 and UC1845.
4
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
UNDER-VOLTAGE LOCKOUT
During under-voltage lock-out, the output driver is biased to ground with a bleeder resistor to prevent activating the power
sink minor amounts of current. Pin 6 should be shunted to switch with extraneous leakage currents.
OSCILLATOR SECTION
5
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
ERROR AMPLIFIER OPEN-LOOP
OUTPUT SATURATION CHARACTERISTICS FREQUENCY RESPONSE
High peak currents associated with capacitive loads necessi- ground. The transistor and 5k potentiometer are used to sam-
tate careful grounding techniques. Timing and bypass capaci- ple the oscillator waveform and apply an adjustable ramp to
tors should be connected close to pin 5 in a single point pin 3.
Shutdown of the UC1842 can be accomplished by two meth- pin 1 and/or 3 is removed. In one example, an externally
ods; either raise pin 3 above 1V or pull pin 1 below a voltage latched shutdown may be accomplished by adding an SCR
two diode drops above ground. Either method causes the out- which will be reset by cycling VCC below the lower UVLO
put of the PWM comparator to be high (refer to block diagram). threshold. At this point the reference turns off, allowing the
The PWM latch is reset dominant so that the output will remain SCR to reset.
low until the next clock cycle after the shutdown condition at
6
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
OFFLINE FLYBACK REGULATOR
SLOPE COMPENSATION
UNITRODE CORPORATION
7 CONTINENTAL BLVD. MERRIMACK, NH 03054
TEL. (603) 424-2410 FAX (603) 424-3460
7
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TIs standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
In order to minimize risks associated with the customers applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TIs publication of information regarding any third
partys products or services does not constitute TIs approval, warranty or endorsement thereof.