LG 32ls3400-Da Chassis lt21c mfl67362816
LG 32ls3400-Da Chassis lt21c mfl67362816
LG 32ls3400-Da Chassis lt21c mfl67362816
CHASSIS : LT21C
MODEL : 32LS3400 32LS3400-DA
CAUTION
BEFORE SERVICING THE CHASSIS,
READ THE SAFETY PRECAUTIONS IN THIS MANUAL.
LED LCD TV
SERVICE MANUAL
North/Latin America http://aic.lgservice.com
Europe/Africa http://eic.lgservice.com
Asia/Oceania http://biz.lgservice.com
Internal Use Only
- 2 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
CONTENTS
CONTENTS .............................................................................................. 2
PRODUCT SAFETY ................................................................................. 3
SPECIFICATION ....................................................................................... 4
ADJUSTMENT INSTRUCTION .............................................................. 10
TROUBLE SHOOTING ............................................................................ 19
BLOCK DIAGRAM .................................................................................. 25
EXPLODED VIEW .................................................................................. 26
SCHEMATIC CIRCUIT DIAGRAM ..............................................................
- 3 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
Many electrical and mechanical parts in this chassis have special safety-related characteristics. These parts are identified by in the
Schematic Diagram and Exploded View.
It is essential that these special safety parts should be replaced with the same components as recommended in this manual to prevent
Shock, Fire, or other Hazards.
Do not modify the original design without permission of manufacturer.
General Guidance
An isolation Transformer should always be used during the
servicing of a receiver whose chassis is not isolated from the AC
power line. Use a transformer of adequate power rating as this
protects the technician from accidents resulting in personal injury
from electrical shocks.
It will also protect the receiver and it's components from being
damaged by accidental shorts of the circuitry that may be
inadvertently introduced during the service operation.
If any fuse (or Fusible Resistor) in this TV receiver is blown,
replace it with the specified.
When replacing a high wattage resistor (Oxide Metal Film Resistor,
over 1 W), keep the resistor 10 mm away from PCB.
Keep wires away from high voltage or high temperature parts.
Before returning the receiver to the customer,
always perform an AC leakage current check on the exposed
metallic parts of the cabinet, such as antennas, terminals, etc., to
be sure the set is safe to operate without damage of electrical
shock.
Leakage Current Cold Check(Antenna Cold Check)
With the instrument AC plug removed from AC source, connect an
electrical jumper across the two AC plug prongs. Place the AC
switch in the on position, connect one lead of ohm-meter to the AC
plug prongs tied together and touch other ohm-meter lead in turn to
each exposed metallic parts such as antenna terminals, phone
jacks, etc.
If the exposed metallic part has a return path to the chassis, the
measured resistance should be between 1 M and 5.2 M.
When the exposed metal has no return path to the chassis the
reading must be infinite.
An other abnormality exists that must be corrected before the
receiver is returned to the customer.
Leakage Current Hot Check (See below Figure)
Plug the AC cord directly into the AC outlet.
Do not use a line Isolation Transformer during this check.
Connect 1.5 K / 10 watt resistor in parallel with a 0.15 uF capacitor
between a known good earth ground (Water Pipe, Conduit, etc.)
and the exposed metallic parts.
Measure the AC voltage across the resistor using AC voltmeter
with 1000 ohms/volt or more sensitivity.
Reverse plug the AC cord into the AC outlet and repeat AC voltage
measurements for each exposed metallic part. Any voltage
measured must not exceed 0.75 volt RMS which is corresponds to
0.5 mA.
In case any measurement is out of the limits specified, there is
possibility of shock hazard and the set must be checked and
repaired before it is returned to the customer.
Leakage Current Hot Check circuit
IMPORTANT SAFETY NOTICE
SAFETY PRECAUTIONS
- 4 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
SPECIFICATION
NOTE : Specifications and others are subject to change without notice for improvement.
1. Application range
This spec sheet is applied LCD TV with LT21B/C Chassis
2. Test condition
Each part is tested as below without special notice.
1) Temperature : 25 C 5 C (77 F 9 F), CST : 40 C5 C
2) Relative Humidity: 65 % 10 %
3) Power Voltage
- Taiwan : 110V 60Hz
- Colombia : 100~240V@50/60Hz)
* Standard Voltage of each products is marked by models.
4) Specification and performance of each parts are followed
each drawing and specification by part number in
accordance with BOM.
5) The receiver must be operated for about 5 minutes prior to
the adjustment.
3. Test method
1) Performance: LGE TV test method followed
2) Demanded other specification
- Safety : UL, CSA, IEC specification
- EMC: FCC, ICES, IEC specification
- 5 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
4. General Specification
No Item Specifcation Remark
1. Screen Size 31.55 inch LC320EUN-SEM2
31.50 inch T320HVN01.0(60Hz/FHD/AUO)
31.51 inch LC320DXN-SER2(60Hz/HD)
31.55 inch LC320WUN-SCA2(60Hz/FHD/EEFL)
31.51 inch LC320EXN-SEA2(60Hz/HD)
31.50 inch T320XVN01.1(60Hz/HD/AUO)
31.51 inch LC320WXN-SCA2(10 years module)
31.51 inch LC320DXN-SEU2(60Hz/FHD)
31.55inch LC320EUN-SEF2(T120)
42.02 inch LC420DUN_SEU2(60Hz/FHD)
42.92 inch LC420EUE-SEF1(T120)
46.96 inch LC470EUE-SEF1(T120)
42.02 inch LC420WUE-SCA2(60Hz/FHD/EEFL)
42.02 inch T420HVN02.1(60Hz/FHD/EEFL/AUO)
54.64 inch LC550EUE-SEF1(T120)
46.96 inch LC470EUE-SEM1(60Hz/FHD)
42.02 inch LC420EUE-SEM1(60Hz/FHD)
42.02 inch LC420DUN_SER2(60Hz/FHD)
42.00 inch T420HVN01.1(60Hz/FHD/AUO)
2. Aspect Ratio 16:9 All
3. LCD Module 31.55 Color WUXGA TFT-LCD Module LC320EUN-SEM2
31.50 Color WUXGA TFT-LCD Module T320HVN01.0(60Hz/FHD/AUO)
31.55 Color WUXGA TFT-LCD Module LC320WUN-SCA2(60Hz/FHD/EEFL)
31.51 Color WXGA TFT-LCD Module LC320EXN-SEA2(60Hz/HD)
31.51 Color WXGA TFT-LCD Module LC320DXN-SER2(60Hz/HD)
31.51 Color WUXGA TFT-LCD Module LC320DXN-SEU2(60Hz/FHD)
31.50 Color WXGA TFT-LCD Module T320XVN01.1(60Hz/HD/AUO)
31.55 Color WXGA TFT-LCD Module LC320WXN-SCA2(10 years module)
31.55 Color WUXGA TFT-LCD Module LC320EUN-SEF2(T120)
42.02 Color WUXGA TFT-LCD Module LC420DUN_SEU2(60Hz/FHD)
46.96 Color WUXGA TFT-LCD Module LC470EUE-SEF1(T120)
42.02 Color WUXGA TFT-LCD Module LC420EUE-SEF1(T120)
54.64 Color WUXGA TFT-LCD Module LC550EUE-SEF1(T120)
46.96 Color WUXGA TFT-LCD Module LC470EUE-SEM1(60Hz/FHD)
42.02 Color WUXGA TFT-LCD Module LC420DUN_SER2(60Hz/FHD)
42.02 Color WUXGA TFT-LCD Module LC420EUE-SEM1(60Hz/FHD)
42.00 Color WUXGA TFT-LCD Module T420HVN01.1(60Hz/FHD/AUO)
42.02 Color WUXGA TFT-LCD Module LC420WUE-SCA2(60Hz/FHD/EEFL)
42.02 Color WUXGA TFT-LCD Module T420HVN02.1(60Hz/FHD/EEFL/AUO)
- 6 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
4. Operating Environment 1) Temp. : 0 ~ 50 deg All
2) Humidity : 10 ~ 90%
5. Storage Environment 1) Temp. : -20 ~ 60 deg All
2) Humidity : 10 ~ 90%
6. Input Voltage AC100 ~ 240V, 50/60Hz All
7. Power Consumption 59W 31.55 FHD(LED) LC320EUN-SEM2
87W 31.51 HD(EEFL) LC320WXN-SCA2(10 years module)
31.55 FHD(LED-T120-FPR) LC320EUN-SEF2(T120)
46.96 FHD(LED-T120-FPR) LC470EUE-SEF1(T120)
42.02 FHD(LED-T120-FPR) LC420EUE-SEF1(T120)
54.64 FHD(LED-T120-FPR) LC550EUE-SEF1(T120)
46.96 FHD(LED 60Hz) LC470EUE-SEM1(60Hz/FHD)
31.55 FHD(EEFL) LC320WUN-SCA2(60Hz/FHD/EEFL)
42.02 FHD(LED 60Hz) LC420DUN_SEU2(60Hz/FHD)
42.02 FHD(LED 60Hz) LC420EUE-SEM1(60Hz/FHD)
42.00 FHD(LED 60Hz) T420HVN01.1(60Hz/FHD/AUO)
31.50 FHD(LED 60Hz) T320HVN01.0(60Hz/FHD/AUO)
43W 31.50 HD(LED 60Hz) T320XVN01.1(60Hz/HD/AUO)
31.50 HD(LED 60Hz) LC320EXN-SEA2(60Hz/HD)
42.02 FHD(LED 60Hz) LC420DUN_SER2(60Hz/FHD)
31.51 FHD(LED 60Hz) LC320DXN-SEU2(60Hz/FHD)
31.51 HD(LED 60Hz) LC320DXN-SER2(60Hz/HD)
42.02 FHD(EEFL 60Hz) LC420WUE-SCA2(60Hz/FHD/EEFL)
42.02 FHD(EEFL 60Hz) T420HVN02.1(60Hz/FHD/EEFL/AUO)
8. LCD Module Maker Inch (H) (V) (D)
(Outline Demension) LGD 31.55 727.4 X 429.0 X 22.7 LC320EUN-SEM2
LGD 31.51 760.0 X 450.0 X 43.0 LC320WXN-SCA2(10 years module)
LGD 31.55 727.4 X 429.0 X 22.7 LC320EUN-SEF2(T120)
LGD 42.02 960.4 X 560.4 X 17.4 LC420EUE-SEF1(T120)
LGD 31.51 760.0 X 450.0 X 32.5 LC320DXN-SER2(60Hz/HD)
LGD 46.96 1070.6 X 622.0 X 22.0 LC470EUE-SEF1(T120)
LGD 54.64 1244.6 X 720.9 X 22.0 LC550EUE-SEF1(T120)
LGD 46.96 1070.6 X 622.0 X 22.0 LC470EUE-SEM1(60Hz/FHD)
LGD 42.02 960.4 X 560.4 X 17.4 LC420EUE-SEM1(60Hz/FHD)
AUO 42.00 930.24 X 523.26 T420HVN01.1(60Hz/FHD/AUO)
AUO 31.50 727.4 X 429 X 20 T320HVN01.0(60Hz/FHD/AUO)
AUO 31.50 735.4 X 433.8 X 10.8 T320XVN01.1(60Hz/HD/AUO)
LGD 31.51 735.4 X 433.0 X 10.8 LC320EXN-SEA2(60Hz/HD)
LGD 42.02 983.0 X 576.0 X 35.5 LC420DUN_SEU2(60Hz/FHD)
LGD 31.51 760.0 X 450.0 X 32.5 LC320DXN-SEU2(60Hz/FHD)
LGD 42.02 983.0 X 576.0 X 35.5 LC420DUN_SER2(60Hz/FHD)
LGD 42.02 983.0 X 576.0 X 46.0 LC420WUE-SCA2(60Hz/FHD/EEFL)
LGD 31.55 760.0 X 450.0 X 48.0 LC320WUN-SCA2(60Hz/FHD/EEFL)
AUO 42.02 983.0 X 576.0 X 52.65 T420HVN02.1(60Hz/FHD/EEFL/AUO)
- 7 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
5. External Input Support Format
5.1. Component(Y, Pb, Pr)
5.2. RGB Input (PC) : RGB-PC EDID DATA : Refer to adjust specification.
No. Resolution H-freq(kHz) V-freq(Hz) Remark
1. 720480 15.73 60.00 SDTV, DVD 480i
2. 720480 15.63 59.94 SDTV, DVD 480i
3. 720480 31.47 59.94 480p
4. 720480 31.50 60.00 480p
5. 720576 15.625 50.00 SDTV, DVD 625 Line
6. 720576 31.25 50.00 HDTV 576p
7. 1280720 37.50 50.00 HDTV 720p
8. 1280720 44.96 59.94 HDTV 720p
9. 1280720 45.00 60.00 HDTV 720p
10. 19201080 28.125 50.00 HDTV 1080i
11. 19201080 33.75 60.00 HDTV 1080i
12. 19201080 33.72 59.94 HDTV 1080i
13. 19201080 56.250 50 HDTV 1080p
14. 19201080 67.43/67.5 59.94/60 HDTV 1080p
No Resolution H-freq(kHz) V-freq.(Hz) Pixel clock (MHz) Proposed Remark
1. 640*350 31.468 70.085 25.174 For only DOS mode
2. 720*400 31.468 70.08 28.321 For only DOS mode
3.
640*480 31.469 59.94 25.17 VESA
Input 848*480 60Hz, 852*480 60Hz
=> 640*480 60Hz Display
4. 800*600 37.879 60.31 40.00 VESA(SVGA)
5. 800*600 37.879 60.31 40.00 VESA
6. 1024*768 48.363 60.00 65.00 VESA(XGA)
7. 1152*864 54.347 60.052 79.999 XGA Plus
8. 1360*768 47.72 59.8 84.75 WXGA
9. 1280*1024 63.981 60.02 108.00 SXGA FHD model
10. 1920*1080 66.587 59.93 138.625 WUXGA FHD model
- 8 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
5.3. HDMI EDID DATA : Refer to adjust specification
5.3.1. PC mode
No Resolution H-freq(kHz) V-freq.(Hz) Pixel clock(MHz) Proposed Remarks
1. 640*350 31.468 70.085 25.174 DOS
2 720*400 31.468 70.08 28.321 DOS
3. 640*480 31.469 59.94 25.17 VESA
4 800*600 37.879 60.31 40.00 VESA
5. 1024*768 48.363 60.00 65.00 VESA(XGA)
6. 1360*768 47.72 59.8 84.75 WXGA
7. 1280*1024 63.981 60.02 108.00 SXGA FHD Model
8. 1920*1080 67.5 60 148.5 WUXGA FHD Model
9. 1280*1024 63.981 60.02 108.00 SXGA FHD model
10. 1920*1080 66.587 59.93 138.625 WUXGA FHD model
5.3.2. DTV mode
No Resolution H-freq(kHz) V-freq.(Hz) Pixel clock(MHz) Proposed
1. 720*480 31.469 / 31.5 59.94 / 60 27.00/27.03 SDTV 480P
2. 720*576 31.25 50 54 SDTV 576P
3. 1280*720 37.500 50 74.25 HDTV 720P
4. 1280*720 44.96 / 45 59.94 / 60 74.17/74.25 HDTV 720P
5. 1920*1080 33.72 / 33.75 59.94 / 60 74.17/74.25 HDTV 1080I
6. 1920*1080 28.125 50.00 74.25 HDTV 1080I
7. 1920*1080 26.97 / 27 23.97 / 24 74.17/74.25 HDTV 1080P
8. 1920*1080 33.716 / 33.75 29.976 / 30.00 74.25 HDTV 1080P
9. 1920*1080 56.250 50 148.5 HDTV 1080P
10. 1920*1080 67.43 / 67.5 59.94 / 60 148.35/148.50 HDTV 1080P
- 9 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
5.3.3. 3D mode
No. Resolution H-freq(kHz) V-freq.(kHz) Pixel clock(MHz) Proposed Remarks
*** HDMI 1.4
1 1280*720 75 50 148.5 HDTV 720P Frame packing
2 1280*720 37.5 50 74.25 HDTV 720P Side by Side(half), Top and Bottom
3. 1280*720 89.9 59.94 148.35 HDTV 720P Frame packing
90 60 148.5
4 1280*720 45 60 74.25 HDTV 720P Side by Side(half), Top and Bottom
5 1920*1080 53.95 23.95 148.35 HDTV 1080P Frame packing
54 24 148.5
6 1920*1080 27 24 74.25 HDTV 108 0P Side by Side(half), Top and Bottom
7 1920*1080 33.7 30 89.1 HDTV 1080P Side by Side(half), Top and Bottom
8 1920*1080 67.5 60 148.5 HDTV 1080P Side by Side(half), Top and bottom
9 1920*1080 56.25 50 148.5 HDTV 1080P Side by Side(half), Top and bottom,
10 1920*1080 33.7 60 74.25 HDTV 1080i Side by Side(half), Top and Bottom
11 1920*1080 28.1 50 74.25 HDTV 1080i Side by Side(half), Top and Bottom
*** HDMI 1.3
1 1280*720 45.00 60.00 74.25 HDTV 720P Side by Side, Top & Bottom
2 1280*720 37.500 50 74.25 HDTV 720P Side by Side, Top & Bottom
3 1920*1080 33.75 60.00 74.25 HDTV 1080I Side by Side, Top & Bottom
4 1920*1080 28.125 50.00 74.25 HDTV 1080I Side by Side, Top & Bottom
5 1920*1080 27.00 24.00 74.25 HDTV 1080P Side by Side, Top & Bottom, Checkerboard
6 1920*1080 33.75 30.00 74.25 HDTV 1080P Side by Side, Top & Bottom, Checkerboard
7 1920*1080 67.50 60.00 148.5 HDTV 1080P Side by Side, Top & Bottom, Checkerboard
Single Frame Sequential
8 1920*1080 56.25 50 148.5 HDTV 1080P Side by Side, Top & Bottom, Checkerboard
Single Frame Sequential
- 10 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
ADJUSTMENT INSTRUCTION
1. Application
This spec sheet is applied all of the LCD TV with LT21A/B/C
chassis
2. Designation
(1) The adjustment is according to the order which is
designated and which must be followed, according to the
plan whic al Unit: Product Specification Standard.
(2) Power adjustment : Free Voltage.
(3) Magnetic Field Condition: Nil.
(4) Input signal Unit: Product Specification Standard.
(5) Reserve after operation: Above 5 Minutes (Heat Run).
Temperature : at 25 C5 C
Relative humidity : 65 10%
Input voltage : 220V, 60Hz
The receiver must be operated for about 5 minutes prior to
the adjustment when module is in the circumstance of over
15C.
In case of keeping module is in the circumstance of 0C, it
should be placed in the circumstance of above 15C for 2
hours
In case of keeping module is in the circumstance of below
-20C, it should be placed in the circumstance of above
15C for 3 hours,.
[Caution]
When still image is displayed for a period of 20 minutes or
longer, there can some afterimage in the black level area.
(6) Adjustment equipments : Color Analyzer (CA-210 or
CA-110), DDC Adjustment Jig equipment, SVC remote
controller
(7) Push The IN STOP KEY For memory initialization.
Case1 : Software version up
1) After downloading S/W by USB , TV set will reboot
automatically
2).Push In-stop key
3).Push Power on key
4).Function inspection
5).After function inspection, Push In-stop key.
Case2 : Function check at the assembly line
1). When TV set is entering on the assembly line, Push
In-stop key at first.
2).Push Power on key for turning it on.
=> If you push Power on key, TV set will recover channel
information by itself.
3).After function inspection, Push In-stop key.
3. Main PCB check process
* APC After Manual-Insert, executing APC
* Boot file Download
(1) Execute ISP program Mstar ISP Utility and then click
Config tab.
(2) Set as below, and then click Auto Detect and check OK
message.
If Error i s di spl ayed, Check connecti on between
computer, jig, and set.
(3) Click Read tab, and then load download file (XXXX.bin)
by clicking Read
(4) Click Connect tab. If Cant is displayed, Check
connection between computer, jig, and set.
(5) Click Auto tab and set as below.
(6) Click Run.
(7) After downloading, check OK message.
(1)
filexxx.bin
(2) (3)
Please Check the Speed
To use speed between
from 200KHz to 400KHz
(4)
(5)
(6)
(7)...........OK
filexxx.bin
- 11 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
* USB DOWNLOAD(*.epk file download)
(1) Put the USB Stick to the USB socket.
(2) Automatically detecting update file in USB Stick.
- If your downloaded program version in USB Stick is Low,
it didn't work. But your downloaded version is High, USB
data is automatically detecting
(3) Show the message "Copying files from memory"
(4) Updating is staring.
(5) After updating is complete, The TV will restart automatically.
(6) If TV turns on, check your updated version and Tool option.
(refer to the next page about tool option)
* If downloading version is higher than your TV have, TV
can lost all channel data. In this case, you have to
channel recover. If all channel data is cleared, you didn't
have a DTV/ATV test on production line.
* After downloading, have to adjust Tool
Option again.
(1) Push "IN-START" key in service remote controller.
(2) Select "Tool Option 1" and Push "OK" button.
(3) Punch in the number. (Each model has their number.)
(4) Completed selecting Tool option.
Model Module
Tool
option1
Tool
option2
Tool
option3
Tool
option4
Tool
option5
47LM5800-DB LGD 103 2525 9499 13224 5122
42LM5800-DB LGD 102 2525 9499 13224 7170
32LM5800-DB LGD 100 35293 9499 13224 5154
55LM4600-DB LGD 89 2525 9499 13224 5122
47LM4600-DB LGD 87 2525 9499 13224 5122
42LM3400-DB LGD 2525 9499 13224 5154
32LM3400-DB LGD 2525 9499 13224 5154
32LS5600-DA LGD 340 35293 9499 13224 5154
47LS4600-DA LGD 327 2525 9499 13224 5122
42LS4600-DA LGD 326 2525 9499 13224 5122
32LS4600-DA LGD 324 2525 9499 13224 5154
32LS3500-DA LGD 292 494 9499 13224 736
32LS3500-DA AUO 4388 494 9499 13224 736
42LS3400-DA LGD 494 9499 13224 736
32LS3400-DA LGD 494 9499 13224 736
42CS560-DA AUO 4134 494 9243 13224 736
42CS560-DA LGD 38 494 9243 13224 704
32CS560-DA LGD 36 494 9243 13224 737
42CS460-DA LGD 22 494 9243 13224 704
42CS460-DA AUO 4118 494 9243 13224 736
32CS460-DA LGD 20 494 9243 13224 736
- 12 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
3.1. ADC Process
3.1.1. ADC
Enter Service Mode by pushing ADJ key,
Enter Internal ADC mode by pushing key at 6. ADC
Calibration
=> Caution : Using power on button of the Adjustment R/C,
power on TV.
ADC Calibration Protocol (RS232C/USB)
NO Item CMD 1 CMD 2 Data 0
Enter
Adjust MODE
Adjust
Mode In
A A 0 0 When transfer the
Mode In,
Carry the command.
ADC adjust ADC
Adjust
A D 1 0 Automatically adjust-
ment
(The use of a inter-
nal pattern)
Adjust Sequence
aa 00 00 [Enter Adjust Mode]
xb 00 40 [Component1 Input (480i)]
ad 00 10 [Adjust 480i Comp1]
xb 00 60 [RGB Input (1024*768)]
ad 00 10 [Adjust 1024*768 RGB]
aa 00 90 End Adjust mode
* Required equipment : Adjustment R/C.
3.2. Function Check
3.2.1. Check display and sound
Check Input and Signal items. (cf. work instructions)
(1) TV
(2) AV (CVBS)
(3) COMPONENT (480i)
(4) RGB (PC : 1024 x 768 @ 60hz)
(5) HDMI
(6) PC Audio In
* Display and Sound check is executed by Remote controller.
3.2.2. MAC Address
3.2.2.1. Equipment & Condition
Play file: Serial.exe
MAC Address edit
Input Start / End MAC address
3.2.2.2 Download method
3.2.2.2.1. Communication Prot connection
Connect:
Connection : PCBA (USB Port) -> USB to Serial Adapter
(UC-232A) -> RS-232C cable -> PC(RS-232C port)
3.2.2.2.2. MAC Address Download
Com 1,2,3,4 and 115200(Baudrate)
- 13 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
3.2.3. LAN Inspection
3.2.3.1. Equipment & Condition
Each other connection to LAN Port of IP Hub and Jig
3.2.3.2. LAN inspection solution
LAN Port connection with PCB
Network setting at MENU Mode of TV
setting automatic IP
Setting state confirmation
If automatic setting is finished, you confirm IP and MAC
Address.
3.2.4. LAN PORT INSPECTION(PING TEST)
3.2.4.1. Equipment setting
1) Play the LAN Port Test PROGRAM.
2) Input IP set up for an inspection to Test
Program.
*IP Number : 12.12.2.2
3.2.4.2. LAN PORT inspection (PING TEST)
1) Play the LAN Port Test Program.
2) connect each other LAN Port Jack.
3) Play Test (F9) button and confirm OK Message.
4) Remove LAN CABLE
3.2.5. Model name & Serial number Download
3.2.5.1. Model name & Serial number D/L
Press Power on key of service remocon.(Baud rate :
115200 bps)
Connect RS232C/USB cable to Side USB Jack.
Write Serial number by use RS-232C to Side USB.
Must check the serial number at Instart menu.
3.2.5.2. Method & notice
(1) Serial number D/L is using of scan equipment.
(2) Setting of scan equipment operated by Manufacturing
Technology Group.
(3) Serial number D/L must be conformed when it is produced
in production line, because serial number D/L is mandatory
by D-book 4.0
Manual Download (Model Name and Serial Number)
If the TV set is downloaded By OTA or Service man,
Sometimes model name or serial number is initialized.
(Not always) It is impossible to download by bar code scan, so
It need Manual download.
Press the instart key of ADJ remote controller.
Go to the menu 6.Model Number D/L like below photo.
Input the Factory model name(ex 42LD450-TA) or Serial
number like photo
Check the model name Instart menu -> Factory name
displayed (ex 42LE7500-TA)
Check the Diagnostics (DTV country only) -> Buyer model
displayed (ex 42LE7500-TA)
=> Caution : Not to push the INSTOP KEY after completion if
the function inspection.
- 14 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
4. Total Assembly line process
4.1. Adjustment Preparation
W/B Equipment condition
CA210 : CH 9, Test signal : Inner pattern (80IRE) in case of
CCFL back light
CA210 : CH14, Test signal : Inner pattern (80IRE) in case of
LED back light
Above 5 minutes H/run in the inner pattern. (power on key of
adjust remote control)
Color
Temperature
Cool 13,000k K
X=0.269
(0.002)
Y=0.273
(0.002)
42/32CS560-DA
42/32CS460-DA
42/32LS4600-DA
(except LGD
moduel)
<Test signal>
Inner pattern
(204 Gray
80IRE)
Medium 9,300k K
X=0.285
(0.002)
Y=0.293
(0.002)
Warm 6,500k K
X=0.313
(0.002)
Y=0.329
(0.002)
In case of Edge LED module, the color coordinates is changing
by aging, so you have to use the below table.
H/R Time(Min)
Cool Medium Warm
LED Module(LGD).
x y x x y x
269 273 285 293 313 329
1 0-2 min 280 291 296 311 319 340
2 3-5 min 278 288 294 308 317 338
3 6-9 min 276 285 292 305 315 335
4 10-19 min 274 282 290 302 313 332
5 20-35 min 273 279 289 299 312 329
6 36-49 min 270 276 287 296 310 326
7 50-79 min 269 273 286 293 308 323
8 Over 80 min 269 273 285 293 308 323
Connecting picture of the measuring instrument
(On Automatic control)
Inside PATTERN is used when W/B is controlled. Connect to
auto controller or push Adjustment R/C POWER-ON -> Enter
the mode of White-Balance, the pattern will come out.
Auto-control interface and directions
(1) Adjust in the place where the influx of light like floodlight
around is blocked. (Illumination is less than 10ux).
(2) Adhere closely the Color Analyzer ( CA210 ) to the module
less than 10cm distance, keep it with the surface of the
Module and Color Analyzers Prove vertically.(80~100).
(3) Aging time
- After aging start, keep the power on (no suspension of
power supply) and heat-run over 5 minutes.
- Using no signal or full white pattern or the others, check
the back light on.
Auto adjustment Map(RS-232C)
RS-232C COMMAND
[ CMD ID DATA ]
Wb 00 00 White Balance Start
Wb 00 ff White Balance End
RS-232C COMMAND
[CMD ID DATA]
MIN
CENTER
(DEFAULT)
MAX
Cool Mid Warm Cool Mid Warm
R Gain jg Ja jd 00 172 192 192 192
G Gain jh Jb je 00 172 192 192 192
B Gain ji Jc jf 00 192 192 172 192
R Cut 64 64 64 128
G Cut 64 64 64 128
B Cut 64 64 64 128
** Caution **
Color Temperature : COOL, Medium, Warm.
One of R Gain/G Gain/ B Gain should be kept on 0xC0, and
adjust other two lower than C0.
(when R/G/B Gain are all C0, it is the FULL Dynamic Range of
Module)
*Manual W/B process using adjusts Remote control.
After enter Service Mode by pushing ADJ key,
Enter White Balance by pushing key at 7. White Balance.
After You finish all adjustments, Press In-start button and
compare Tool option and Area option value with its BOM, if it is
correctly same then unplug the AC cable.
If it is not same, then correct it same with BOM and unplug AC
cable. For correct it to the models module from factory JIG
model.
Push The IN STOP KEY after completing the function
inspection. And Mechanical Power Switch must be set ON.
- 15 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
4.2. DDC EDID Write (RGB 128Byte)
Connect D-sub Signal Cable to D-Sub Jack.
Write EDID DATA to EEPROM (24C02) by using DDC2B
protocol.
Check whether written EDID data is correct or not.
* For SVC main Assy, EDID have to be downloaded to Insert
Process in advance.
4.3. DDC EDID Write (HDMI 256Byte)
Connect HDMI Signal Cable to HDMI Jack.
Write EDID DATA to EEPROM(24C02) by using DDC2B
protocol.
Check whether written EDID data is correct or not.
* For SVC main Assy, EDID have to be downloaded to Insert
Process in advance.
4.4. EDID DATA
1) All Data : HEXA Value
2) Changeable Data :
*: Serial No : Controlled / Data:01
**: Month : Controlled / Data:00
***:Year : Controlled
****:Check sum
- Auto Download
After enter Service Mode by pushing ADJ key,
Enter EDID D/L mode.
Enter START by pushing OK key.
HDMI number is dependent on model.
Edid data and Model option download (RS232C)
NO Item CMD 1 CMD 2 Data 0
Enter
download
MODE
Download
Mode In
A E 0 0
When transfer
the Mode In,
Carry the com-
mand
Edid data
and Model
option
download
Download A E *Note1 *Note2
Automatically
download
(The use of a
internal Data)
Adjust
Mode Out
A E 9 0
.
Adjustment
Confrma-
tion
A E 9 9
To check
Download
on Assembly
line.
- Manual Download
Caution
* Use the proper signal cable for EDID Download
- Analog EDID : Pin3 exists
- Digital EDID : Pin3 exists
=> Caution : - Never connect HDMI & D-sub Cable at the same
time.
- Use the proper cables below for EDID Writing.
- Download HDMI1, HDMI2 separately because HDMI1 is
different from HDMI2.
For Analog EDID For HDMI EDID
D-sub to D-sub DVI-D to HDMI or HDMI to HDMI
No. Item Condition Hex Data
1 Manufacturer ID GSM 1E6D
2 Version Digital : 1 01
3 Revision Digital : 3 03
- 16 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
* EDID data for FHD 3DTV_8bit (Model name = LG TV)
- HDMI EDID table (0x1E : Physical Address)
0 1 2 3 4 5 6 7 8 9 A B C D E F
0 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01
10 01 16 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26
20 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80
30 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C
40 45 00 A0 5A 00 00 00 1E 66 21 50 B0 51 00 1B 30
50 40 70 36 00 A0 5A 00 00 00 1E 00 00 00 FD 00 3A
60 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC
70 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 43
0 02 03 33 F1 4E 10 9F 04 13 05 14 03 02 12 20 21
10 22 15 01 26 15 07 50 09 57 07 78 03 0C 00 10 00
20 80 1E 20 C0 0E 01 40 0A 0F 08 10 18 10 98 10 58
30 10 38 10 01 1D 80 18 71 1C 16 20 58 2C 25 00 20
40 C2 31 00 00 9E 01 1D 00 72 51 D0 1E 20 6E 28 55
50 00 20 C2 31 00 00 1E 02 3A 80 18 71 38 2D 40 58
60 2C 45 00 A0 5A 00 00 00 1E 01 1D 00 BC 52 D0 1E
70 20 B8 28 55 40 C4 8E 21 00 00 1E 00 00 00 00 23
1) HDMI 1 Check sum : 0x43, 0X23 (CEA Block 0x1E :10)
2) HDMI 2 Check sum : 0x43, 0X13 (CEA Block 0x1E :20)
3) HDMI 3 Check sum : 0x43, 0X03 (CEA Block 0x1E :30)
* EDID data for FHD 2DTV(Support deep color)
10bit (Model name = LG TV)
- HDMI EDID table (0x1E : Physical Address)
0 1 2 3 4 5 6 7 8 9 A B C D E F
0 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01
10 01 16 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26
20 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80
30 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C
40 45 00 A0 5A 00 00 00 1E 66 21 50 B0 51 00 1B 30
50 40 70 36 00 A0 5A 00 00 00 1E 00 00 00 FD 00 3A
60 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC
70 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 43
0 02 03 22 F1 4E 10 9F 04 13 05 14 03 02 12 20 21
10 22 15 01 26 15 07 50 09 57 07 67 03 0C 00 10 00
20 B8 2D 01 1D 80 18 71 1C 16 20 58 2C 25 00 20 C2
30 31 00 00 9E 01 1D 00 72 51 D0 1E 20 6E 28 55 00
40 20 C2 31 00 00 1E 02 3A 80 18 71 38 2D 40 58 2C
50 45 00 A0 5A 00 00 00 1E 01 1D 00 BC 52 D0 1E 20
60 B8 28 55 40 C4 8E 21 00 00 1E 00 00 00 00 00 00
70 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 DE
1) HDMI 1 Check sum : 0x43, 0XDE (CEA Block 0x1E :10)
2) HDMI 2 Check sum : 0x43, 0XCE (CEA Block 0x1E :20)
3) HDMI 3 Check sum : 0x43, 0XBE (CEA Block 0x1E :30)
* EDID data for FHD 2DTV(Non-Support deep color)
8bit (Model name = LG TV)
- HDMI EDID table (0x1E : Physical Address)
0 1 2 3 4 5 6 7 8 9 A B C D E F
0 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01
10 01 16 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26
20 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80
30 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C
40 45 00 A0 5A 00 00 00 1E 66 21 50 B0 51 00 1B 30
50 40 70 36 00 A0 5A 00 00 00 1E 00 00 00 FD 00 3A
60 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC
70 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 43
0 02 03 22 F1 4E 10 9F 04 13 05 14 03 02 12 20 21
10 22 15 01 26 15 07 50 09 57 07 67 03 0C 00 10 00
20 80 1E 01 1D 80 18 71 1C 16 20 58 2C 25 00 20 C2
30 31 00 00 9E 01 1D 00 72 51 D0 1E 20 6E 28 55 00
40 20 C2 31 00 00 1E 02 3A 80 18 71 38 2D 40 58 2C
50 45 00 A0 5A 00 00 00 1E 01 1D 00 BC 52 D0 1E 20
60 B8 28 55 40 C4 8E 21 00 00 1E 00 00 00 00 00 00
70 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 25
1) HDMI 1 Check sum : 0x43, 0X25 (CEA Block 0x1E :10)
2) HDMI 2 Check sum : 0x43, 0X15 (CEA Block 0x1E :20)
3) HDMI 3 Check sum : 0x43, 0X05 (CEA Block 0x1E :30)
* EDID data for HD 2DTV ( Model name = LG TV )
- HDMI EDID table (0x1E : Physical Address)
0 1 2 3 4 5 6 7 8 9 A B C D E F
0 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01
10 01 16 01 03 80 A0 5A 78 0A EE 91 A3 54 4C 99 26
20 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 01 01
30 01 01 01 01 01 01 66 21 50 B0 51 00 1B 30 40 70
40 36 00 40 84 63 00 00 1E 64 19 00 40 41 00 26 30
50 18 88 03 06 40 84 63 00 00 18 00 00 00 FD 00 3A
60 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC
70 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 01 A4
0 02 03 22 F1 4E 10 1F 84 13 05 14 03 02 12 20 21
10 22 15 01 26 15 07 50 09 57 07 67 03 0C 00 10 00
20 80 1E 01 1D 80 18 71 1C 16 20 58 2C 25 00 A0 5A
30 00 00 00 9E 01 1D 00 72 51 D0 1E 20 6E 28 55 00
40 20 C2 31 00 00 1E 8C 0A D0 8A 20 E0 2D 10 10 3E
50 96 00 A0 5A 00 00 00 18 02 3A 80 18 71 38 2D 40
60 58 2C 45 00 A0 5A 00 00 00 1E 00 00 00 00 00 00
70 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 5B
1) HDMI 1 Check sum : 0xA4, 0X5B (CEA Block 0x1E :10)
2) HDMI 2 Check sum : 0xA4, 0X4B (CEA Block 0x1E :20)
3) HDMI 3 Check sum : 0xA4, 0X3B (CEA Block 0x1E :30)
- 17 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
- Analog (RGB) EDID table - FHD
0 1 2 3 4 5 6 7 8 9 A B C D E F
0 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01
10 01 16 01 03 68 A0 5A 78 0A EE 91 A3 54 4C 99 26
20 0F 50 54 A1 08 00 31 40 45 40 61 40 71 40 81 80
30 01 01 01 01 01 01 02 3A 80 18 71 38 2D 40 58 2C
40 45 00 A0 5A 00 00 00 1E 66 21 50 B0 51 00 1B 30
50 40 70 36 00 A0 5A 00 00 00 1E 00 00 00 FD 00 3A
60 3E 1E 53 10 00 0A 20 20 20 20 20 20 00 00 00 FC
70 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 00 5C
CheckSum : 5C
- Analog (RGB) EDID table - HD
0 1 2 3 4 5 6 7 8 9 A B C D E F
0 00 FF FF FF FF FF FF 00 1E 6D 01 00 01 01 01 01
10 01 15 01 03 68 10 09 78 0A EE 91 A3 54 4C 99 26
20 0F 50 54 A1 08 00 81 C0 61 40 45 40 31 40 01 01
30 01 01 01 01 01 01 1B 21 50 A0 51 00 1E 30 48 88
40 35 00 A0 5A 00 00 00 1C 01 1D 00 72 51 D0 1E 20
50 6E 28 55 00 A0 5A 00 00 00 1E 00 00 00 FD 00 3A
60 3E 1F 46 10 00 0A 20 20 20 20 20 20 00 00 00 FC
70 00 4C 47 20 54 56 0A 20 20 20 20 20 20 20 00 CD
=> Detail EDID Options are below
HD( 2D TV) FHD(2D TV)
_10bit
FHD(2D TV)
_8bit
HD (3D TV) FHD (3D TV)
32LS3500-DA 47LS4600-DA 32LS5600-DA 32LM3400-DA 47LM5800-DB
32LS3400-DA 42LS4600-DA 42LM5800-DB
32CS460-DA 32LS4600-DA 32LM5800-DB
42LS3400-DA 55LM4600-DB
42CS560-DA 47LM4600-DB
32CS560-DA 42LM3400-DA
42CS460-DA
Support Deep
color
Non-Support
Deep color
ASCII Code
4.5. Outgoing condition Configuration
When pressing IN-STOP key by SVC remocon, Red LED
are blinked alternatively. And then automatically turn off.
(Must not AC power OFF during blinking)
4.6 GND & Hi-pot test
Confirm whether is normal or not when between power
board's ac block and GND is impacted on 1.5kV(dc) or
2.2kV(dc) for one second.
GND TEST = POWER CORD GND and SIGNAL CABLE
GND
Hi-pot TEST = POWER CORD GND and LIVE&NUETRAL
Test Process
(1) Check the POWER CABLE and SIGNAL CABLE insertion
condition.
(2) Connect the AV JACK Tester
(3) Controller(GWS103-4) on
(4) GND TEST(Auto)
- If Test is failed, Buzzer operate
- If Test is passed, execute next process(HI-pot test)
- Remove A/V CORD from A/V JACK BOX
(5) HI-POT test(Auto)
- If Test is failed, Buzzer operate
- If Test is passed, GOOD Lamp on and move to next
process automatically.
- 18 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
4.7. EYE-Q function check
Step 1) Turn on TV
Step 2) Press EYE key of Adj. R/C
Step 3) Cover the Eye Q II sensor on the front of the using
your hand and wait for 6 seconds
Step 4) Confirm that R/G/B value is lower than 10 of the Raw
Data (Sensor data, Back light ). If after 6 seconds,
R/G/B value is not lower than 10, replace Eye Q II
sensor
Step 5) Remove your hand from the Eye Q II sensor and wait
for 6 seconds
Step 6) Confirm that ok pop up.
If change is not seen, replace Eye Q II sensor
4.8. Local Dimming Function Check
Step 1) Turn on TV
Step 2) At the Local Dimming mode, module Edge Backlight
moving right to left
Back light of IOP module moving
Step 3) confirm the Local Dimming mode
Step 4) Press exit Key
4.9. 3D function test
( Pattern Generator MSHG-600, MSPG-6100 [SUPPORT
HDMI1.4])
* HDMI mode NO. 872 , pattern No.83
1) Please input 3D test pattern like below (HDMI mode NO.
872 , pattern No.83)
2) When 3D OSD appear automatically , then select OK button
3) Dont wear a 3D Glasses, Check the picture like below .
- 19 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
TROUBLE SHOOTING
No power
Check 24V, 12V, 3.5V
of Power B/D
Check short of Main B/D
or Change Power B/D
Pass
Check Output of
Q403, IC407, IC401
Check P403 Connector
Change LED Assy
: [A] PROCESS
Fail
Fail
Pass
Pass
Check LED Assy
Check short of
IC402, IC403
Pass
Check short of
Q403, IC407, IC401
Fail
Re-soldering or Change defect
part of Q403, IC407, IC401
Fail
Re-soldering or Change defect
part of Q403, IC407, IC401
Fail
- 20 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
No Raster
: [B] Process
Check LED status
On Display Unit
Repeat A PROCESS
Pass
Fail
Check Output of IC1401 Change IC1401
Fail
Change Inverter Connector
Or Inverter
Fail
Pass
Fail
Pass
Change LVDS Cable
Fail
Check LVDS Cable
Pass
Check Panel Link Cable
Or Module
Change Panel Link Cable
Or Module
Check Inverter Connector
Or Inverter
Pass
- 21 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
No Raster on PC Signal
Check Input source Cable And Jack
Pass
Re-soldering or
Change the defect part
Repeat [A], & [B] Process
Pass
Check the Input/Output
Of JK1104
Fail
Pass
Check the Input/Output
Of IC101
Fail
Re-soldering or
Change the defect part
Pass
- 22 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
No Raster on COMPONENT Signal
Check Input source
Cable And Jack
Pass
Re-soldering or
Change the defect part
Pass
Check the Input/Output
Of IC101
Fail
Re-soldering or
Change the defect part
Repeat [A], & [B] Process
Check The Input/Output
Of JK1601, JK1602
Fail
Pass
No Raster on HDMI Signal
Check Input source
Cable And Jack
Pass
Check the Input/Output
Of JK801, JK802, JK803
Fail Re-soldering or
Change the defect part
Pass
Pass
Check the Input/Output
Of IC103
Fail
Re-soldering or
Change the defect part.
Re-download HDCP
Pass
Pass
Check the Input/Output
Of IC101
Fail Re-soldering or
Change the defect part
Repeat [A], & [B] Process
Pass
Check the Instart Menu
EDID D/L Status
Fail Re-download EDID Data]
(Adjust Menu EDID D/L)
Pass
- 23 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
No Raster On AV Video Signal
No Signal On TV(RF) Signal
Check Input source
Cable And Jack
Pass
Check Input source
Cable And Jack
Pass
Check The Input/Output
Of JK1601
Pass
Re-soldering or
Change the defect part
Pass
Fail
Pass
Repeat [A], & [B] Process
Check the Input/Output
Of IC101
Fail
Re-soldering or
Change the defect part
Pass
Check The Input/Output
Of TU3704
Pass
Re-soldering or
Change the defect part
Pass
Fail
Check the Input/Output
Of IC101
Fail Re-soldering or
Change the defect part
Repeat [A], & [B] Process
- 24 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
No Sound
Check The Input Sourse
Check The Input/Output
Of IC501
Re-soldering or
Change the defect part
Fail
Pass
Pass
Check The Speaker Change Speaker
Fail
Check The Speaker Wire
Pass
Change The Source Input
Fail
- 25 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
BLOCK DIAGRAM
E
t
h
e
r
n
e
t
R
G
B
P
C
S
P
D
I
F
C
o
m
p
o
n
e
n
t
2
H
D
M
I
1
/
2
(
D
V
I
)
T
D
S
H
T
D
S
H
- -
T
1
0
1
F
T
1
0
1
F
P
C
/
D
V
I
A
u
d
i
I
n
I
F
+
/
-
T
U
_
C
V
B
S
S
I
F
L
/
R
L
G
E
2
1
1
2
-
T
8
I
C
1
0
1
L
G
E
2
1
1
2
-
T
8
I
C
1
0
1
S
E
R
I
A
L
F
L
A
S
H
I
C
1
4
0
1
(
8
M
b
i
t
)
M
X
2
5
L
8
0
0
5
M
2
I
L
V
D
S
(
F
H
D
/
5
0
H
z
)
A
u
d
i
o
A
M
P
N
T
P
7
5
0
0
U
S
B
1
D
P
/
D
M
S
P
K
L
/
R
X
-
t
a
l
2
4
M
F
P
C
(
5
1
P
)
I
2
S
S
P
D
I
F
R
G
B
,
H
/
V
S
Y
N
C
R
e
a
r
D
D
C
/
D
[
0
:
2
]
/
C
K
/
H
P
D
D
D
R
3
A
d
d
.
D
D
R
3
D
a
t
a
S
P
I
S
i
d
e
N
A
N
D
F
L
A
S
H
I
C
1
0
2
(
1
G
b
i
t
)
T
M
D
S
H
D
M
I
3
D
D
R
3
1
G
b
I
C
1
2
0
2
H
5
T
Q
1
G
6
3
D
F
R
D
D
R
3
1
G
b
I
C
1
2
0
1
H
5
T
Q
1
G
6
3
D
F
R
C
O
N
T
R
O
L
I
R
&
L
E
D
/
S
O
F
T
T
O
U
C
H
(
T
A
C
T
S
W
I
T
C
H
)
S
E
N
S
O
R
_
S
C
L
/
S
D
A
L
E
D
_
R
K
E
Y
1
K
E
Y
2
I
R
S
O
F
T
T
O
U
C
H
_
S
C
L
/
S
D
A
E
E
P
R
O
M
A
T
2
4
C
2
5
6
C
-
S
S
H
L
-
T
I
C
1
0
4
2
5
6
K
b
i
t
I
2
C
E
P
H
Y
C
o
m
p
o
n
e
n
t
1
&
A
V
Y
/
P
b
/
P
r
,
L
/
R
C
V
B
S
,
Y
/
P
b
/
P
r
,
L
/
R
T
U
_
S
W
- 26 -
LGE Internal Use Only Copyright LG Electronics. Inc. All rights reserved.
Only for training and service purposes
3
0
0
2
0
0
8
0
0
8
2
0
5
3
0
5
5
0
5
4
0
5
2
1
4
0
0
8
1
0
1
2
0
3
1
0
5
1
0
L
V
1
9
1
0
9
0
0
A
2
A
2
1
A
7
A
5
*
S
e
t
+
S
t
a
n
d
*
S
t
a
n
d
B
a
s
e
+
B
o
d
y
A
1
0
EXPLODED VIEW
Many electrical and mechanical parts in this chassis have special safety-related characteristics. These
parts are identified by in the Schematic Diagram and EXPLODED VIEW.
It is essential that these special safety parts should be replaced with the same components as
recommended in this manual to prevent X-RADIATION, Shock, Fire, or other Hazards.
Do not modify the original design without permission of manufacturer.
IMPORTANT SAFETY NOTICE
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
PCM_D[0]
PCM_A[3]
CI_TS_DATA[0]
CI_TS_DATA[4]
PCM_A[5]
PCM_A[2]
FE_TS_DATA[5]
FE_TS_DATA[6]
PCM_A[4]
PCM_A[7]
CI_TS_DATA[6]
CI_TS_DATA[3]
PCM_A[9]
PCM_D[5]
CI_TS_DATA[2]
PCM_A[2]
CI_TS_DATA[1]
PCM_A[10]
PCM_D[1]
PCM_A[5]
FE_TS_DATA[4]
FE_TS_DATA[0]
PCM_A[7]
PCM_A[6]
PCM_D[6]
CI_TS_DATA[7]
PCM_A[13]
PCM_A[6]
PCM_A[1]
PCM_D[2]
CI_TS_DATA[5]
PCM_A[4]
PCM_D[7]
PCM_A[14]
FE_TS_DATA[3]
PCM_A[0]
PCM_A[11]
PCM_A[8]
PCM_A[3]
PCM_D[3]
FE_TS_DATA[1]
PCM_A[0]
PCM_D[4]
FE_TS_DATA[2]
PCM_A[1]
FE_TS_DATA[7]
PCM_A[12]
RXB3-
S/T_SCL
R151 33
RXB4-
/PF_WP
R178 100 OPT
SENSOR_SCL
PM_MODEL_OPT_0
FE_TS_SYNC
USB2_OCD
R102
3.3K
OS
MODEL_OPT_2
RXA0-
SPI_SDO
AMP_SDA
R133
10K
AUD_MASTER_CLK_0
AR103
22
OS
SENSOR_SCL
R
1
2
3
1
K
O
P
T
RXA2+
SENSOR_SDA
I2C_SDA
AUD_SCK
RXB0-
RXB1+
/PF_CE1
R143
4.7K
11_SUB
+3.3V_Normal
/PF_OE
RXB0+
AMP_RESET
SIDE_HP_MUTE
RXB2-
RGB_DDC_SCL
/PCM_CE
PWM0
I2C_SCL
R101 22
11_SUB
5V_DET_HDMI_4
R173 0
OPT
RXA1+
C105
0.1uF
IC102
NAND01GW3B2CN6E
NAND_FLASH_1G_NUMONYX
EAN60762401
26
NC_17
27
NC_18
28
NC_19
29
I/O0
30
I/O1
31
I/O2
32
I/O3
33
NC_20
34
NC_21
35
NC_22
36
VSS_2
37
VDD_2
38
NC_23
39
NC_24
40
NC_25
41
I/O4
42
I/O5
43
I/O6
44
I/O7
45
NC_26
46
NC_27
47
NC_28
48
NC_29
17
AL
3
NC_3
6
NC_6
16
CL
15
NC_10
14
NC_9
13
VSS_1
12
VDD_1
11
NC_8
10
NC_7
9
E
8
R
7
RB
4
NC_4
5
NC_5
25
NC_16
24
NC_15
23
NC_14
2
NC_2
22
NC_13
21
NC_12
1
NC_1
20
NC_11
19
WP
18
W
R111 22
RXA2-
C103
0.1uF
OS
PM_TXD
R120 22
OPT
I2C_SDA
R132
10K
PWM2
RXB3+
MODEL_OPT_1
PWM2
+3.3V_Normal
R144
2.2K
PF_ALE
PWM0
S/T_SDA
/PF_OE
R
1
5
3
1
K
R108
1K
OPT
SENSOR_SDA
R109
3.9K
OS
SPI_SDI
+3.5V_ST
R
1
1
8
1
K
R172 0
OPT
L/DIM_VS
+5V_Normal
POWER_DET
PM_MODEL_OPT_1
R146 33
+3.3V_Normal
+3.3V_Normal
R112 22
MODEL_OPT_0
RXA3+
C109
0.1uF
SPI_SCK
MODEL_OPT_3
/CI_CD1
KEY2
DEMOD_RESET
AR101
22
OS
PANEL_CTL
RXA1-
MODEL_OPT_4
R
1
6
5
1
K
O
S
R
1
2
1
1
K
N
O
N
_
O
S
AMP_MUTE
FE_TS_DATA[0-7]
CI_TS_CLK
PWM1
IC102-*2
K9F1G08U0D-SCB0
NAND_FLASH_1G_SS
EAN61857001
26
NC_17
27
NC_18
28
NC_19
29
I/O0
30
I/O1
31
I/O2
32
I/O3
33
NC_20
34
NC_21
35
NC_22
36
VSS_2
37
VCC_2
38
NC_23
39
NC_24
40
NC_25
41
I/O4
42
I/O5
43
I/O6
44
I/O7
45
NC_26
46
NC_27
47
NC_28
48
NC_29
17
ALE
3
NC_3
6
NC_6
16
CLE
15
NC_10
14
NC_9
13
VSS_1
12
VCC_1
11
NC_8
10
NC_7
9
CE
8
RE
7
R/B
4
NC_4
5
NC_5
25
NC_16
24
NC_15
23
NC_14
2
NC_2
22
NC_13
21
NC_12
1
NC_1
20
NC_11
19
WP
18
WE
5V_DET_HDMI_2
CI_TS_DATA[0-7]
CI_TS_SYNC
RL_ON
R175
10K
TACT_KEY
RGB_DDC_SDA
R
1
5
2
1
K
O
P
T
RXB1-
RXB4+
RXA0+
LED_B/LG_LOGO
PM_MODEL_OPT_0
USB2_CTL
MODEL_OPT_6
AMP_SCL
C111
2.2uF
A_DIM
R147 33
/SPI_CS
PCM_A[0-14]
FE_TS_VAL_ERR
C112
100pF
50V
OPT
USB1_OCD
I2C_SCL
R
1
1
6
1
K
/PF_WE
PM_RXD
/PCM_IORD
SCART1_MUTE
INV_CTL
R140
1K
AR104
22
OS
/F_RB
/PCM_REG
AMP_SDA
/PF_CE0
LED_R/BUZZ
+3.3V_Normal
R174
10K
TOUCH_KEY
R149
4.7K
11_SUB
/PCM_WAIT
PWM0
AR102
22
OS
R137 22
R105
1K
OPT
RXA4-
AV_CVBS_DET
PCM_A[0-7]
R104
10K
OPT
/FLASH_WP
OLP
RXACK+
C101
0.1uF
OS
AMP_SCL
SC1/COMP1_DET
A_DIM
R136 22
KEY1
R156 10K
A_DIM
PCM_5V_CTL
PM_TXD
FE_TS_CLK
R
1
1
5
1
K
O
P
T
R177
10K
11_SUB
/PF_WE
/CI_CD2
USB1_CTL
/PF_WP
TUNER_RESET
RXA4+
RXBCK+
R
1
2
4
1
K
/PF_CE0
C108
0.1uF
OPT
R145
2.2K
C102
10uF
OS
/PCM_IRQA
/PCM_WE
ERROR_OUT
IC104
AT24C256C-SSHL-T
NVRAM_ATMEL
EAN61133501
3
A2
2
A1
4
GND
1
A0
5
SDA
6
SCL
7
WP
8
VCC
MODEL_OPT_7
R106
1K
OS
/PCM_CD
/PCM_IOWR
CI_TS_VAL
I2C_SDA
R141
1K
RXA3-
R148
56
/PF_CE1
/PCM_OE
PM_RXD
PCM_D[0-7]
MODEL_OPT_5
RXB2+
RXBCK-
IC102-*3
TC58NVG0S3ETA0BBBH
NAND_FLASH_1G_TOSHIBA
EAN61508001
26
NC_17
27
NC_18
28
NC_19
29
I/O1
30
I/O2
31
I/O3
32
I/O4
33
NC_20
34
NC_21
35
NC_22
36
VSS_2
37
VCC_2
38
NC_23
39
NC_24
40
NC_25
41
I/O5
42
I/O6
43
I/O7
44
I/O8
45
NC_26
46
NC_27
47
NC_28
48
NC_29
17
ALE
3
NC_3
6
NC_6
16
CLE
15
NC_10
14
NC_9
13
VSS_1
12
VCC_1
11
NC_8
10
NC_7
9
CE
8
RE
7
RY/BY
4
NC_4
5
NC_5
25
NC_16
24
NC_15
23
NC_14
2
NC_2
22
NC_13
21
NC_12
1
NC_1
20
NC_11
19
WP
18
WE
R179 100 OPT
R107
1K
OS
IC102-*1
H27U1G8F2BTR-BC
NAND_FLASH_1G_HYNIX
EAN35669102
26
NC_17
27
NC_18
28
NC_19
29
I/O0
30
I/O1
31
I/O2
32
I/O3
33
NC_20
34
NC_21
35
NC_22
36
VSS_2
37
VCC_2
38
NC_23
39
NC_24
40
NC_25
41
I/O4
42
I/O5
43
I/O6
44
I/O7
45
NC_26
46
NC_27
47
NC_28
48
NC_29
17
ALE
3
NC_3
6
NC_6
16
CLE
15
NC_10
14
NC_9
13
VSS_1
12
VCC_1
11
NC_8
10
NC_7
9
CE
8
RE
7
R/B
4
NC_4
5
NC_5
25
NC_16
24
NC_15
23
NC_14
2
NC_2
22
NC_13
21
NC_12
1
NC_1
20
NC_11
19
WP
18
WE
R176
10K
12_SUB
R163 22
11_SUB
R154 22
OPT
/F_RB
+3.3V_Normal
+3.5V_ST
AUD_MASTER_CLK
DSUB_DET
PWM1
R122 22
OPT
PF_ALE
R
1
1
7
1
K
O
P
T
POWER_ON/OFF_1
R164 22
EU_OPT
HP_DET
5V_DET_HDMI_1
I2C_SCL
PCM_RST
LED_R/BUZZ
RXACK-
PWM_DIM
IC104-*1
M24256-BRMN6TP
NVRAM_ST
EAN61548301
3
E2
2
E1
4
VSS
1
E0
5
SDA
6
SCL
7
WC
8
VCC
R
1
8
2
4
.
7
K
U
R
S
A
5
_
R
E
S
E
T
+3.3V_Normal
URSA5_RESET
R171 100
URSA5_RESET
R157 100
URSA5_RESET
IC103
CAT24WC08W-T
HDCP_EEPROM
3
A2
2
A1
4
VSS
1
A0
5
SDA
6
SCL
7
WP
8
VCC
R113
4.7K
HDCP_EEPROM
+3.3V_Normal
R128 22
HDCP_EEPROM
R127 4.7K
HDCP_EEPROM
C107
0.1uF
HDCP_EEPROM
I2C_SDA R129 22
HDCP_EEPROM
I2C_SCL
IC101
LGE2111A-T8
S7LR2_DIVX_MS10
PCMDATA[0]/GPIO126
W21
PCMDATA[1]/GPIO127
AA18
PCMDATA[2]/GPIO128
AB22
PCMDATA[3]/GPIO120
AE20
PCMDATA[4]/GPIO119
AA15
PCMDATA[5]/GPIO118
AE21
PCMDATA[6]/GPIO117
AB21
PCMDATA[7]/GPIO116
Y15
PCMADR[0]/GPIO125
W20
PCMADR[1]/GPIO124
V20
PCMADR[2]/GPIO122
W22
PCMADR[3]/GPIO121
AB18
PCMADR[4]/GPIO99
AA20
PCMADR[5]/GPIO101
AA21
PCMADR[6]/GPIO102
Y19
PCMADR[7]/GPIO103
AB17
PCMADR[8]/GPIO108
Y16
PCMADR[9]/GPIO110
AB19
PCMADR[10]/GPIO114
AB20
PCMADR[11]/GPIO112
AA16
PCMADR[12]/GPIO104
AA19
PCMADR[13]/GPIO107
AC21
PCMADR[14]/GPIO106
AA17
PCMREG_N/GPIO123
Y20
PCMOE_N/GPIO113
AB15
PCMWE_N/GPIO197
AA22
PCMIORD_N/GPIO111
AD22
PCMIOWR_N/GPIO109
AD20
PCMCE_N/GPIO115
AD21
PCMIRQA_N/GPIO105
AC20
PCMCD_N/GPIO130
Y18
PCMWAIT_N/GPIO100
Y21
PCM_RESET/GPIO129
Y22
PCM2_CE_N/GPIO131
U21
PCM2_IRQA_N/GPIO132
V21
PCM2_CD_N/GPIO135
R20
PCM2_WAIT_N/GPIO133
T20
PCM2_RESET/GPIO134
U22
UART1_TX/GPIO43
D4
UART1_RX/GPIO44
E4
UART2_TX/GPIO65
N25
UART2_RX/GPIO64
N24
UART3_TX/GPIO47
B8
UART3_RX/GPIO48
A8
I2C_SCKM2/DDCR_CK/GPIO72
P23
I2C_SDAM2/DDCR_DA/GPIO71
P24
DDCA_DA/UART0_TX
D2
DDCA_CK/UART0_RX
D1
PWM0/GPIO66
P21
PWM1/GPIO67
N23
PWM2/GPIO68
P22
PWM3/GPIO69
R21
PWM4/GPIO70
P20
PWM_PM/GPIO199
F6
SAR0/GPIO31
H6
SAR1/GPIO32
G5
SAR2/GPIO33
G4
SAR3/GPIO34
J5
SAR4/GPIO35
J4
VSYNC_LIKE/GPIO145
R23
SPI1_CK/GPIO201
R24
SPI1_DI/GPIO202
R25
SPI2_CK/GPIO203
T21
SPI2_DI/GPIO204
T22
NF_CE1Z/GPIO138
AE18
NF_WPZ/GPIO198
AC17
NF_CEZ/GPIO137
AD18
NF_CLE/GPIO136
AC18
NF_REZ/GPIO139
AC19
NF_WEZ/GPIO140
AD17
NF_ALE/GPIO141
AE17
NF_RBZ/GPIO142
AD19
GPIO_PM[0]/GPIO6
H5
PM_UART_TX/GPIO_PM[1]/GPIO7
K6
GPIO_PM[2]/GPIO8
K5
GPIO_PM[3]/GPIO9
J6
GPIO_PM[4]/GPIO10
K4
PM_UART_RX/GPIO_PM[5]/GPIO11
L6
PM_SPI_SCZ1/GPIO_PM[6]/GPIO12
C2
GPIO_PM[7]/GPIO13
L5
GPIO_PM[8]/GPIO14
M6
GPIO_PM[9]/GPIO15
M5
PM_SPI_SCZ2/GPIO_PM[10]/GPIO16
C1
GPIO_PM[11]/GPIO17
M4
PM_SPI_SCK/GPIO1
A2
PM_SPI_CZ0/GPIO_PM[12]/GPIO0
D3
PM_SPI_SDI/GPIO2
B2
PM_SPI_SDO/GPIO3
B1
TS0CLK/GPIO87
Y14
TS0VALID/GPIO85
AA10
TS0SYNC/GPIO86
Y12
TS0DATA_[0]/GPIO77
Y13
TS0DATA_[1]/GPIO78
Y11
TS0DATA_[2]/GPIO79
AA12
TS0DATA_[3]/GPIO80
AB12
TS0DATA_[4]/GPIO81
AA14
TS0DATA_[5]/GPIO82
AB14
TS0DATA_[6]/GPIO83
AA13
TS0DATA_[7]/GPIO84
AB11
TS1CLK/GPIO98
AC15
TS1VALID/GPI96
AD15
TS1SYNC/GPIO97
AC16
TS1DATA_[0]/GPIO88
AD16
TS1DATA_[1]/GPIO89
AE15
TS1DATA_[2]/GPIO90
AE14
TS1DATA_[3]/GPIO91
AC13
TS1DATA_[4]/GPIO92
AC14
TS1DATA_[5]/GPIO93
AD12
TS1DATA_[6]/GPIO94
AD13
TS1DATA_[7]/GPIO95
AD14
IC101
LGE2111A-T8
S7LR2_DIVX_MS10
GPIO36
C7
GPIO37
E6
GPIO38
F5
GPIO39
B6
GPIO40
E5
GPIO41
D5
GPIO42
B7
GPIO45
E7
GPIO46
F7
GPIO49
AB5
GPIO50
AB3
GPIO51
A9
GPIO52
F4
I2C_SCKM0/GPIO53
AB1
I2C_SDAM0/GPIO54
N6
GPIO73
AB2
GPIO74
AC2
LVA0P
AB25
LVA0N
AB23
LVA1P
AC25
LVA1N
AB24
LVA2P
AD25
LVA2N
AC24
LVA3P
AE23
LVA3N
AC23
LVA4P
AC22
LVA4N
AD23
LVB0P
V23
LVB0N
U24
LVB1P
V25
LVB1N
V24
LVB2P
W25
LVB2N
W23
LVB3P
AA23
LVB3N
Y24
LVB4P
AA25
LVB4N
AA24
LVACKP
AE24
LVACKN
AD24
LVBCKP
Y23
LVBCKN
W24
GPIO196
T25
GPIO193
U23
GPIO194
T24
GPIO195
T23
C104
8pF
OPT
C106
8pF
OPT
Q101
MMBT3904(NXP)
OPT
E
B
C
IC104-*2
R1EX24256BSAS0A
NVRAM_RENESAS
EAN62389501
3
A2
2
A1
4
VSS
1
A0
5
SDA
6
SCL
7
WP
8
VCC
IC104-*3
M24512-RMN6TP
EAN43349003
NON_OS_512k_ST
3
E2
2
E1
4
VSS
1
E0
5
SDA
6
SCL
7
WC
8
VCC
IC104-*4
AT24C512C-SSHD-T
EAN43349004
NON_OS_512k_ATMEL
3
A2
2
A1
4
GND
1
A0
5
SDA
6
SCL
7
WP
8
VCC
R161
1K
R160
1K
L/DIM_MOSI
L/DIM_SCLK
S2_RESET
IC101-*8
LGE2111A-W1 [MULTI]
W1(KR)_Multi
GPIO36
C7
GPIO37
E6
GPIO38
F5
GPIO39
B6
GPIO40
E5
GPIO41
D5
GPIO42
B7
GPIO45
E7
GPIO46
F7
GPIO49
AB5
GPIO50
AB3
GPIO51
A9
GPIO52
F4
I2C_SCKM0/GPIO53
AB1
I2C_SDAM0/GPIO54
N6
GPIO73
AB2
GPIO74
AC2
LVA0P
AB25
LVA0N
AB23
LVA1P
AC25
LVA1N
AB24
LVA2P
AD25
LVA2N
AC24
LVA3P
AE23
LVA3N
AC23
LVA4P
AC22
LVA4N
AD23
LVB0P
V23
LVB0N
U24
LVB1P
V25
LVB1N
V24
LVB2P
W25
LVB2N
W23
LVB3P
AA23
LVB3N
Y24
LVB4P
AA25
LVB4N
AA24
LVACKP
AE24
LVACKN
AD24
LVBCKP
Y23
LVBCKN
W24
GPIO196
T25
GPIO193
U23
GPIO194
T24
GPIO195
T23
IC101-*4
LGE2111A-VD
S7LR2_DIVX_CN
GPIO36
C7
GPIO37
E6
GPIO38
F5
GPIO39
B6
GPIO40
E5
GPIO41
D5
GPIO42
B7
GPIO45
E7
GPIO46
F7
GPIO49
AB5
GPIO50
AB3
GPIO51
A9
GPIO52
F4
I2C_SCKM0/GPIO53
AB1
I2C_SDAM0/GPIO54
N6
GPIO73
AB2
GPIO74
AC2
LVA0P
AB25
LVA0N
AB23
LVA1P
AC25
LVA1N
AB24
LVA2P
AD25
LVA2N
AC24
LVA3P
AE23
LVA3N
AC23
LVA4P
AC22
LVA4N
AD23
LVB0P
V23
LVB0N
U24
LVB1P
V25
LVB1N
V24
LVB2P
W25
LVB2N
W23
LVB3P
AA23
LVB3N
Y24
LVB4P
AA25
LVB4N
AA24
LVACKP
AE24
LVACKN
AD24
LVBCKP
Y23
LVBCKN
W24
GPIO196
T25
GPIO193
U23
GPIO194
T24
GPIO195
T23
IC101-*2
LGE2111A-TE SPIL
S7LR2_DIVX_AT_SPIL
GPIO36
C7
GPIO37
E6
GPIO38
F5
GPIO39
B6
GPIO40
E5
GPIO41
D5
GPIO42
B7
GPIO45
E7
GPIO46
F7
GPIO49
AB5
GPIO50
AB3
GPIO51
A9
GPIO52
F4
I2C_SCKM0/GPIO53
AB1
I2C_SDAM0/GPIO54
N6
GPIO73
AB2
GPIO74
AC2
LVA0P
AB25
LVA0N
AB23
LVA1P
AC25
LVA1N
AB24
LVA2P
AD25
LVA2N
AC24
LVA3P
AE23
LVA3N
AC23
LVA4P
AC22
LVA4N
AD23
LVB0P
V23
LVB0N
U24
LVB1P
V25
LVB1N
V24
LVB2P
W25
LVB2N
W23
LVB3P
AA23
LVB3N
Y24
LVB4P
AA25
LVB4N
AA24
LVACKP
AE24
LVACKN
AD24
LVBCKP
Y23
LVBCKN
W24
GPIO196
T25
GPIO193
U23
GPIO194
T24
GPIO195
T23
IC101-*1
LGE2111A-TE
S7LR2_DIVX_AT_ASE
GPIO36
C7
GPIO37
E6
GPIO38
F5
GPIO39
B6
GPIO40
E5
GPIO41
D5
GPIO42
B7
GPIO45
E7
GPIO46
F7
GPIO49
AB5
GPIO50
AB3
GPIO51
A9
GPIO52
F4
I2C_SCKM0/GPIO53
AB1
I2C_SDAM0/GPIO54
N6
GPIO73
AB2
GPIO74
AC2
LVA0P
AB25
LVA0N
AB23
LVA1P
AC25
LVA1N
AB24
LVA2P
AD25
LVA2N
AC24
LVA3P
AE23
LVA3N
AC23
LVA4P
AC22
LVA4N
AD23
LVB0P
V23
LVB0N
U24
LVB1P
V25
LVB1N
V24
LVB2P
W25
LVB2N
W23
LVB3P
AA23
LVB3N
Y24
LVB4P
AA25
LVB4N
AA24
LVACKP
AE24
LVACKN
AD24
LVBCKP
Y23
LVBCKN
W24
GPIO196
T25
GPIO193
U23
GPIO194
T24
GPIO195
T23
IC101-*5
LGE2111A-TE
TE(US)_Multi
GPIO36
C7
GPIO37
E6
GPIO38
F5
GPIO39
B6
GPIO40
E5
GPIO41
D5
GPIO42
B7
GPIO45
E7
GPIO46
F7
GPIO49
AB5
GPIO50
AB3
GPIO51
A9
GPIO52
F4
I2C_SCKM0/GPIO53
AB1
I2C_SDAM0/GPIO54
N6
GPIO73
AB2
GPIO74
AC2
LVA0P
AB25
LVA0N
AB23
LVA1P
AC25
LVA1N
AB24
LVA2P
AD25
LVA2N
AC24
LVA3P
AE23
LVA3N
AC23
LVA4P
AC22
LVA4N
AD23
LVB0P
V23
LVB0N
U24
LVB1P
V25
LVB1N
V24
LVB2P
W25
LVB2N
W23
LVB3P
AA23
LVB3N
Y24
LVB4P
AA25
LVB4N
AA24
LVACKP
AE24
LVACKN
AD24
LVBCKP
Y23
LVBCKN
W24
GPIO196
T25
GPIO193
U23
GPIO194
T24
GPIO195
T23
IC101-*6
LGE2111A-T8
T8(EU)_Multi
GPIO36
C7
GPIO37
E6
GPIO38
F5
GPIO39
B6
GPIO40
E5
GPIO41
D5
GPIO42
B7
GPIO45
E7
GPIO46
F7
GPIO49
AB5
GPIO50
AB3
GPIO51
A9
GPIO52
F4
I2C_SCKM0/GPIO53
AB1
I2C_SDAM0/GPIO54
N6
GPIO73
AB2
GPIO74
AC2
LVA0P
AB25
LVA0N
AB23
LVA1P
AC25
LVA1N
AB24
LVA2P
AD25
LVA2N
AC24
LVA3P
AE23
LVA3N
AC23
LVA4P
AC22
LVA4N
AD23
LVB0P
V23
LVB0N
U24
LVB1P
V25
LVB1N
V24
LVB2P
W25
LVB2N
W23
LVB3P
AA23
LVB3N
Y24
LVB4P
AA25
LVB4N
AA24
LVACKP
AE24
LVACKN
AD24
LVBCKP
Y23
LVBCKN
W24
GPIO196
T25
GPIO193
U23
GPIO194
T24
GPIO195
T23
IC101-*7
LGE2111A-VD
VD(CN)_Multi
GPIO36
C7
GPIO37
E6
GPIO38
F5
GPIO39
B6
GPIO40
E5
GPIO41
D5
GPIO42
B7
GPIO45
E7
GPIO46
F7
GPIO49
AB5
GPIO50
AB3
GPIO51
A9
GPIO52
F4
I2C_SCKM0/GPIO53
AB1
I2C_SDAM0/GPIO54
N6
GPIO73
AB2
GPIO74
AC2
LVA0P
AB25
LVA0N
AB23
LVA1P
AC25
LVA1N
AB24
LVA2P
AD25
LVA2N
AC24
LVA3P
AE23
LVA3N
AC23
LVA4P
AC22
LVA4N
AD23
LVB0P
V23
LVB0N
U24
LVB1P
V25
LVB1N
V24
LVB2P
W25
LVB2N
W23
LVB3P
AA23
LVB3N
Y24
LVB4P
AA25
LVB4N
AA24
LVACKP
AE24
LVACKN
AD24
LVBCKP
Y23
LVBCKN
W24
GPIO196
T25
GPIO193
U23
GPIO194
T24
GPIO195
T23
IC101-*3
LGE2111A-W1
S7LR2_DIVX_DTS_AT
GPIO36
C7
GPIO37
E6
GPIO38
F5
GPIO39
B6
GPIO40
E5
GPIO41
D5
GPIO42
B7
GPIO45
E7
GPIO46
F7
GPIO49
AB5
GPIO50
AB3
GPIO51
A9
GPIO52
F4
I2C_SCKM0/GPIO53
AB1
I2C_SDAM0/GPIO54
N6
GPIO73
AB2
GPIO74
AC2
LVA0P
AB25
LVA0N
AB23
LVA1P
AC25
LVA1N
AB24
LVA2P
AD25
LVA2N
AC24
LVA3P
AE23
LVA3N
AC23
LVA4P
AC22
LVA4N
AD23
LVB0P
V23
LVB0N
U24
LVB1P
V25
LVB1N
V24
LVB2P
W25
LVB2N
W23
LVB3P
AA23
LVB3N
Y24
LVB4P
AA25
LVB4N
AA24
LVACKP
AE24
LVACKN
AD24
LVBCKP
Y23
LVBCKN
W24
GPIO196
T25
GPIO193
U23
GPIO194
T24
GPIO195
T23
2011.12.01
FLASH/EEPROM/GPIO 1
GP4L_S7LR2
from CI SLOT
DIMMING
for SYSTEM EEPROM
(IC104)
for SERIAL FLASH
A0h
PM MODEL OPTION
<CHIP Config(LED_R/BUZZ)>
Boot from SPI CS1N(EXT_FLASH) 1b0
Boot from SPI_CS0N(INT_FLASH) 1b1
NAND FLASH MEMORY
EEPROM
applied on only SMALL PCB
Internal demod out
<CHIP Config>
(I2S_OUT_BCK,I2S_OUT_MCK,PAD_PWM1PAD_PWM0)
to delete CI or gate for
I2C
B51_no_EJ : 4b0000 Boot from 8051 with SPI flash
SB51_WOS : 4b0001 Secure B51 without scramble
SB51_WS : 4b0010 Secure B51 with scramble
MIPS_SPE_NO_EJ : 4b0100 Boot from MIPS with SPI flash
MIPS_SPI_EJ_1 : 4b0101 Boot from MIPS with SPI flash
MIPS_SPI_EJ_2 : 4b0110 Boot from MIPS with SPI flash
MIPS_WOS : 4b1001 Secure MIPS without scramble
MIPS_WS : 4b1010 Scerur MIPS with SCRAMBLE
HDCP EEPROM
Addr:10101--
LOCAL DIMMING
MSTAR (IC101) Multi package (11.11.18~)
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
C
2
6
5
0
.
1
u
F
OPT
C262 22pF
COMP2_Pb+
C
4
0
3
1
0
.
1
u
F
OPT
HPD1
R
4
0
2
7
1
K
O
L
E
D
SC1_B+/COMP1_Pb+
IR
1
0
u
F
C
2
8
4
R249 33
OPT
R
2
8
7
1
M
C
2
9
0
0
.
1
u
F
O
P
T
AVDD_AU33
1
0
u
F
C
2
2
8
L229
BLM18PG121SN1D
R4002 47
C218 0.047uF
C205 0.047uF
R
G
B
_
P
C
R244 33
C258 0.1uF
HALF_NIM/EU_NON_T2
C206 0.047uF
R
G
B
_
P
C
R
2
1
2
1
K
P
H
M
_
O
F
F
D0+_HDMI4
L204
BLM18PG121SN1D
SC1_FB
R236 0
NON_EU
C240
0.1uF
C221 0.047uF
+1.5V_DDR
R228 33 RGB_PC
C207 0.047uF
R
G
B
_
P
C
TU_SDA
R213 22 DVB_S
C257 0.1uF
HALF_NIM/EU_NON_T2
COMP2_DET
MODEL_OPT_0
TP208
C
2
3
2
0
.
1
u
F
OPT
COMP2_Pr+
SC1/COMP1_L_IN
R
4
0
2
6
1
0
K
R
G
B
_
P
C
C274
0.1uF
C
4
0
4
6
0
.
1
u
F
R
2
9
1
1
K
1
2
0
H
Z
R
4
0
2
8
1
K
D
V
B
_
S
IF_P_MSTAR
AVDD2P5
C249
4.7uF
C4067
OPT
HDMI_ARC
R242 68
R288 100
HALF_NIM/EU_NON_T2
SIDE_USB2_DM
L208
BLM18PG121SN1D
AUD_LRCK
C4062
0.1uF
DTV/MNT_VOUT
D2+_HDMI4
L228
BLM18PG121SN1D
+1.10V_VDDC
D0+_HDMI2
MODEL_OPT_3
AVDD2P5_MOD
+1.10V_VDDC
SC1_SOG_IN
C
4
0
0
7
0
.
1
u
F
OPT
MIUVDDC
C4070
0.1uF
16V
D1+_HDMI2
C220 0.047uF
C216 0.047uF
C
O
M
P
2
D1+_HDMI1
+3.3V_Normal
DDC_SCL_4
R265
49.9
DDC_SCL_2
R296 100
SPDIF_OPTIC
AVDD_NODIE
R205
100
SWICH
C271
0.1uF
OPT
D2-_HDMI1
PM_MODEL_OPT_1
C261 22pF
D2+_HDMI1
IF_N_MSTAR
R240 68
R
2
9
0
1
K
OS(not use) / NonOS_Non_ErrorOut
IF_AGC_SEL
CK+_HDMI1
R255 33 COMP2
MODEL_OPT_5
C214 0.047uF
C
O
M
P
2
SCART1_Lout
R200
62K
EPHY_TP
R210 33
HDMI1_ARC
EPHY_TN
AVDD25_PGA
TP209
C
4
0
1
1
0
.
1
u
F
OPT
R262
49.9
L219
BLM18PG121SN1D
R246 33
C4068
100pF
HALF_NIM/EU_NON_T2
R289 100
HALF_NIM/EU_NON_T2
D1-_HDMI1
VDD33
R4032 100 OPT
C223 0.047uF
D1-_HDMI2
DSUB_R+
AUD_LRCH
C269
10uF
D1+_HDMI4
C201
0.1uF
C250 0.1uF
R230 33 RGB_PC
COMP2_L_IN
C237 2.2uF COMP2
R4040 100 OPT
SC1/COMP1_R_IN
EPHY_RP
C231 0.047uF
HDMI1_ARC
R4004
0
HALF_NIM/EU_NON_T2
R
2
9
3
1
K
OS(use) / NonOS_ErrorOut
R
2
2
7
1
K
F
H
D
R4039 100
OPT
C
4
0
1
4
0
.
1
u
F
OPT
CK-_HDMI1
C209 0.047uF
R
G
B
_
P
C
R
2
9
4
1
K
N
O
N
_
1
2
0
H
Z
C
2
8
3
0
.
1
u
F
HPD2
D0+_HDMI1
HPD4
VDD33
RF_SWITCH_CTL
C256
0.1uF
R4001
0
OPT
+2.5V_Normal
AVDD_AU33
C295
0.1uF
MODEL_OPT_1
R241 33
R
2
2
6
1
K
H
D
C211 0.047uF
C
O
M
P
2
PC_L_IN
R
2
0
7
1
K
N
O
N
_
3
D
R232 33 RGB_PC
HP_ROUT
R
2
0
9
1
K
N
O
N
_
D
V
B
_
T
2
D2-_HDMI2
AV_CVBS_IN2
C203
1000pF
OPT
R252 68
CI_DET
DDC_SCL_1
MODEL_OPT_4
SC1_G+/COMP1_Y+
+1.10V_VDDC
+3.5V_ST
C294
0.1uF
C
2
9
2
0
.
1
u
F
OPT
C252
0.1uF
C
4
0
4
3
0
.
1
u
F
R237 33
C
4
0
0
6
0
.
1
u
F
OPT
CK+_HDMI2
TU_SIF
C268
4.7uF
10V
HEAD_PHONE
R204 100 OPT
R203 100 RF_SW_OPT
L227
BLM18PG121SN1D
HALF_NIM/EU_NON_T2
R202 100 BOOSTER_OPT
AVDD2P5_MOD
C
2
9
9
0
.
1
u
F
OPT
VDD33
C4027
0.1uF
AVSS_PGA
C204 0.047uF
R
G
B
_
P
C
CK-_HDMI4
C236 2.2uF COMP2
C242 2.2uF
LNA2_CTL
C210 1000pF
R
G
B
_
P
C
R256 68 COMP2
D0-_HDMI4
C264
1000pF
OPT
CK+_HDMI4
R
4
0
2
3
2
.
4
K
R
G
B
_
P
C
AVSS_PGA
C212 0.047uF
C
O
M
P
2
R253 33 COMP2
VDD33
COMP2_Y+/AV_CVBS_IN
C217 1000pF
C
O
M
P
2
C
4
0
2
5
0
.
1
u
F
L206
BLM18PG121SN1D
L211
BLM18PG121SN1D
AMP_SCL
C244 2.2uF PC_AUDIO
C230 0.047uF
OPT
R231 68 RGB_PC
AUD_SCK
R239 33
HP_LOUT
+3.5V_ST
R4024 510 RGB_PC
D0-_HDMI2
C4065
0.047uF
25V
HALF_NIM/EU_NON_T2
C272
4.7uF
10V
HEAD_PHONE
DSUB_VSYNC
R233 68 RGB_PC
COMP2_Y+/AV_CVBS_IN
D1-_HDMI4
C
2
7
8
1
0
u
F
AVDD_MIU
C
4
0
0
9
0
.
1
u
F
D0-_HDMI1
CK-_HDMI2
C273
0.1uF
MODEL_OPT_6
C245 2.2uF PC_AUDIO
SOC_RESET
SIDE_USB1_DP
DEMOD_SCL
AV_CVBS_IN2
C4069
100pF
HALF_NIM/EU_NON_T2
1
0
u
F
C
2
7
5
R
4
0
2
9
1
K
N
O
N
_
O
L
E
D
R4031 100 OPT
C227 0.047uF
DSUB_B+
R297 0 OPT
C233 0.047uF
C270
0.1uF
OPT
R4003 47
C4045 1uF
MODEL_OPT_2
AVDD2P5
+3.3V_Normal
TP207
C251 0.1uF
AVDD_NODIE
C4071
10uF
SCART1_Rout
C
4
0
3
8
0
.
1
u
F
DDC_SDA_4
R
2
0
6
1
K
3
D
TU_CVBS
R263
49.9
SPDIF_OUT
C263
10uF
C
4
0
2
4
0
.
1
u
F
OPT
R229 68 RGB_PC
C225 0.047uF
C222 0.047uF
1
0
u
F
C
2
9
3O
P
T
C4064
0.1uF
HALF_NIM/EU_NON_T2
CEC_REMOTE_S7
EPHY_RN
AUD_MASTER_CLK_0
R4019
10K
HALF_NIM/EU_NON_T2
C224 1000pF
C215 0.047uF
C
O
M
P
2
L209
BLM18PG121SN1D
C
4
0
1
9
0
.
1
u
F
OPT
AMP_SDA
R257 33 COMP2
R214 22 DVB_S
L203 HEAD_PHONE 5.6uH
DSUB_G+
L223
BLM18SG121TN1D
C
4
0
2
0
0
.
1
u
F
C243 2.2uF
L202
BLM18SG121TN1D
C219 0.047uF
C208 0.047uF
R
G
B
_
P
C
R258 68 COMP2
+3.3V_Normal
1
0
u
F
C
2
7
6
OPT
R245 33
IF_AGC_MAIN
D2-_HDMI4
R264
49.9
MODEL_OPT_7
DEMOD_SDA
+1.10V_VDDC
DDC_SDA_1
C226 0.047uF
C
2
8
1
1
0
u
F
O
P
T
R
2
1
1
1
K
P
H
M
_
O
N
SC1_R+/COMP1_Pr+
TU_SCL
C
4
0
3
6
0
.
1
u
F
OPT
SIDE_USB1_DM
1
0
u
F
C
4
0
0
1
DDC_SDA_2
R254 68 COMP2
C
4
0
4
4
0
.
1
u
F
COMP2_R_IN
C
4
0
1
2
0
.
1
u
F
C213 0.047uF
C
O
M
P
2
R
4
0
3
0
1
K
N
O
N
_
D
V
B
_
S
MIUVDDC
R201 100 OPT
C241
0.1uF
PC_R_IN
C
4
0
1
3
0
.
1
u
F
OPT
R238 68
X201
24MHz
SC1_CVBS_IN
C286
0.1uF
SOC_RESET
C
2
6
7
0
.
1
u
F
OPT
AVDD_MIU
AVDD25_PGA
R
2
0
8
1
K
D
V
B
_
T
2
SC1_ID
SIDE_USB2_DP
DSUB_HSYNC
FB_CORE
L205 HEAD_PHONE 5.6uH
D2+_HDMI2
R4025 510 RGB_PC
+3.3V_Normal +2.5V_Normal
SW200
JTP-1127WEM
SWICH
1
24
3
FB_CORE
C200
4.7uF
10V
R217
10
C
4
0
4
2
1
u
F
C
2
8
0
1
u
F
C
2
7
7
1
u
F
C253
1uF
IC101
LGE2111A-T8
S7LR2_DIVX_MS10
RXACKP
J2
RXACKN
J3
RXA0P
K3
RXA0N
J1
RXA1P
K2
RXA1N
K1
RXA2P
L2
RXA2N
L3
DDCDA_DA/GPIO24
T5
DDCDA_CK/GPIO23
T4
HOTPLUGA/GPIO19
V5
HOTPLUGB/GPIO20
R5
RXCCKP
AE9
RXCCKN
AC9
RXC0P
AC10
RXC0N
AD9
RXC1P
AC11
RXC1N
AD10
RXC2P
AE11
RXC2N
AD11
DDCDC_DA/GPIO28
AE8
DDCDC_CK/GPIO27
AD8
HOTPLUGC/GPIO21
AC8
RXDCKP
F2
RXDCKN
F3
RXD0P
G3
RXD0N
F1
RXD1P
G2
RXD1N
G1
RXD2P
H2
RXD2N
H3
DDCDD_DA/GPIO30
R6
DDCDD_CK/GPIO29
U6
HOTPLUGD/GPIO22
P5
CEC/GPIO5
R4
HSYNC0
P2
VSYNC0
R3
RIN0P
N2
RIN0M
P3
GIN0P
N3
GIN0M
N1
BIN0P
M3
BIN0M
M2
SOGIN0
M1
HSYNC1
V2
VSYNC1
V3
RIN1P
U3
RIN1M
U2
GIN1P
T1
GIN1M
T2
BIN1P
R2
BIN1M
R1
SOGIN1
T3
HSYNC2
AA2
RIN2P
Y2
RIN2M
AA3
GIN2P
W2
GIN2M
Y3
BIN2P
V1
BIN2M
W3
SOGIN2
W1
CVBS0
AA8
CVBS1
Y4
CVBS2
W4
CVBS3
AA5
CVBS4
Y5
CVBS5
AA4
CVBSOUT0
Y6
CVBSOUT1
AA1
VCOM
AB4
VIFP
AC4
VIFM
AD3
IP
AC3
IM
AE3
SIFP
AD4
SIFM
AC5
IF_AGC
AD2
RF_AGC
AE2
I2C_SCKM1/GPIO75
AE6
I2C_SDAM1/GPIO76
AD6
XIN
AD1
XOUT
AC1
SPDIF_IN/GPIO152
D7
SPDIF_OUT/GPIO153
D6
USB0_DM
E3
USB0_DP
E2
USB1_DM
AC12
USB1_DP
AE12
I2S_IN_BCK/GPIO150
C8
I2S_IN_SD/GPIO151
D8
I2S_IN_WS/GPIO149
D9
I2S_OUT_BCK/GPIO156
B10
I2S_OUT_MCK/GPIO154
C9
I2S_OUT_SD/GPIO157
B9
I2S_OUT_WS/GPIO155
C10
AUL0
AB9
AUR0
AA11
AUL1
Y9
AUR1
AA9
AUL2
AA7
AUR2
AB8
AUL3
Y8
AUR3
Y10
AUL4
AC7
AUR4
AD7
AUOUTL0
W6
AUOUTL2
V6
AUOUTL3
V4
AUOUTR0
Y7
AUOUTR2
W5
AUOUTR3
U5
AUVRM
AD5
AUVAG
AE5
AUVRP
AC6
EARPHONE_OUTL
AA6
EARPHONE_OUTR
AB6
ET_RXD[0]/RP/GPIO60
C6
ET_TXD[0]/TP/GPIO57
C5
ET_RXD[1]/RN/GPIO63
A6
ET_TXD[1]/LED1/GPIO56
C4
ET_TX_CLK/TN/GPIO59
B5
ET_TX_EN/GPIO58
C3
ET_MDC/GPIO61
A3
ET_MDIO/GPIO62
B3
ET_COL/LED0/GPIO55
B4
IRIN/GPIO4
N4
ARC0
T6
HWRESET
N5
IC101
LGE2111A-T8
S7LR2_DIVX_MS10
AVDDLV_USB
K12
VDDC_1
G9
VDDC_2
H9
VDDC_3
K10
VDDC_4
K11
VDDC_5
L10
VDDC_6
M12
VDDC_7
M13
VDDC_8
N12
VDDC_9
P14
VDDC_10
P15
VDDC_11
R10
VDDC_12
R14
VDDC_13
R15
VDDC_14
T10
AVDD1P0
P10
FB_CORE
P19
AVDDL_MOD
R16
AVDD10_LAN
L11
DVDD_DDR
M14
AVDD2P5_ADC_1
W9
AVDD2P5_ADC_2
W10
AVDD2P5_ADC_3
W11
AVDD25_REF
W12
AVDD25_LAN
Y17
AVDD_MOD_1
V18
AVDD_MOD_2
U19
AVDD25_PGA
W14
AVSS_PGA
W15
AVDD_NODIE
U7
AVDD_DVI_USB_1
L7
AVDD_DVI_USB_2
M7
AVDD3P3_MPLL
P7
AVDD_DMPLL
R7
DVDD_NODIE
M19
AVDD_AU33
V7
AVDD_EAR33
W7
VDDP_1
R19
VDDP_2
T19
AVDD_LPLL_1
W18
AVDD_LPLL_2
W19
VDDP_NAND
V19
AVDD_DDR0_D_1
J17
AVDD_DDR0_D_2
K15
AVDD_DDR0_D_3
K16
AVDD_DDR0_C
L15
AVDD_DDR1_D_1
K17
AVDD_DDR1_D_2
L17
AVDD_DDR1_D_3
M17
AVDD_DDR1_C
L16
GND_EFUSE
E9
GND_1
A23
GND_2
B17
GND_3
C23
GND_4
A5
GND_5
C11
GND_6
C19
GND_7
C22
GND_8
D14
GND_9
D18
GND_10
D19
GND_11
E17
GND_12
E18
GND_13
E19
GND_14
E22
GND_15
F8
GND_16
F17
GND_17
F18
GND_18
F19
GND_19
G8
GND_20
H8
GND_21
N22
GND_22
N21
GND_23
N20
GND_24
M22
GND_25
M21
GND_26
M20
GND_27
F10
GND_28
V15
GND_29
W16
GND_30
V8
GND_31
T18
GND_32
G10
GND_33
G11
GND_34
G12
GND_35
G13
GND_36
G14
GND_37
G17
GND_38
G18
GND_39
G19
GND_40
G24
GND_41
H11
GND_42
H12
GND_43
H13
GND_44
H14
GND_45
H15
GND_46
H16
GND_47
H17
GND_48
H18
GND_49
H19
GND_50
J9
GND_51
J10
GND_52
J11
GND_53
J12
GND_54
J13
GND_55
J14
GND_56
J15
GND_57
J16
GND_58
J18
GND_59
J19
GND_60
J25
GND_61
K9
GND_62
K13
GND_63
K14
GND_64
H10
GND_65
K18
GND_66
K19
GND_67
K22
GND_68
L8
GND_69
L9
GND_70
J8
GND_71
L12
GND_72
L13
GND_73
L18
GND_74
L19
GND_75
M8
GND_76
K8
GND_77
M10
GND_78
M11
GND_79
L14
GND_80
M15
GND_81
M16
GND_82
M18
GND_83
M25
GND_84
N10
GND_85
N11
GND_86
N13
GND_87
N14
GND_88
N15
GND_89
N16
GND_90
N17
GND_91
N19
GND_92
K7
GND_93
P8
GND_94
P9
GND_95
M9
GND_96
P11
GND_97
P13
GND_98
P16
GND_99
P17
GND_100
P18
GND_101
P12
GND_102
R8
GND_103
R9
GND_104
R11
GND_105
R12
GND_106
R13
GND_107
R17
GND_108
T8
GND_109
T9
GND_110
N7
GND_111
T11
GND_112
T12
GND_113
T13
GND_114
T14
GND_115
T15
GND_116
T16
GND_117
T17
GND_118
U8
GND_119
U9
GND_120
U10
GND_121
U11
GND_122
U12
GND_123
U13
GND_124
U14
GND_125
U15
GND_126
U16
GND_127
U17
GND_128
R18
GND_129
V9
GND_130
V10
GND_131
V11
GND_132
V12
GND_133
V14
GND_134
V17
GND_135
T7
GND_136
E8
OPC&SCANNING_CTRL
D200
BAW56 GEANDE
C4068-*1
68pF
HALF_NIM/ASIA
C4069-*1
68pF
HALF_NIM/ASIA
GP4L_S7LR2
POWER,IN/OUT,H/W OPT 2
2011.07.12
MODEL OPTION
NON_3D
AUDIO OUT
AB3
PIN NO.
MODEL_OPT_3
DVB_T2
DTV_IF
Close to MSTAR
SCART1_RGB/COMP1
MODEL_OPT_7 READY
AVDD_DDR1:55mA
DVB_S
U23
H/P OUT
OLED
PHM_ON
VDDC 1.05V
SIDE USB
MODEL_OPT_1
DDR3 1.5V
PIN NAME
SOC_RESET
I2S_I/F
3D
TUNER_I2C
NON_DVB_T2
H
D
M
I
AVDD25_PGA:13mA
AVDD2P5:172mA
NON_DVB_S
AB2
D
S
U
B
120HZ
AUDIO IN
LOW HIGH
CVBS In/OUT
ANALOG SIF
Close to MSTAR
B8
A8
PHM_OFF
COMP2
Close to MSTAR
READY
MODEL_OPT_2
VDDC : 2026mA
F4
Normal 2.5V
MODEL_OPT_6
AVDD_DDR0:55mA
STby 3.5V
MODEL_OPT_5
NON_OLED
NON_120HZ
*H/W opt :
ETHERNET
Close to IC with width trace
MODEL OPTION
T25
T24
FHD
Normal Power 3.3V
HD
MODEL_OPT_4
MODEL_OPT_0
AVDD_NODIE:7.362mA
Close to MSTAR
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
SC1_SOG_IN CI_TS_DATA[0]
PCM_D[6]
PCM_5V_CTL
/PCM_CE
SC1_FB
CI_TS_CLK
PCM_A[10]
PCM_A[9]
HP_LOUT
CI_TS_DATA[2]
CI_TS_SYNC
PCM_A[13]
SC1_ID PCM_D[1]
HP_DET
SCART1_MUTE
PCM_D[5]
/PCM_WE
SC1_CVBS_IN
/PCM_IRQA
PCM_D[3]
/CI_CD1
PCM_D[0]
/PCM_CD
CI_TS_DATA[5]
PCM_D[2]
PCM_A[14]
CI_TS_DATA[4]
SCART1_Lout
/PCM_REG
HP_ROUT
/PCM_IOWR CI_TS_DATA[1]
PCM_RST
/CI_CD2
PCM_A[12]
CI_TS_VAL
CI_TS_DATA[3]
/PCM_WAIT
SCART1_Rout
CI_TS_DATA[6]
PCM_D[4]
PCM_A[8]
DTV/MNT_VOUT
PCM_D[7]
CI_DET
/PCM_OE
SIDE_HP_MUTE
CI_TS_DATA[7]
S2_RESET
/PCM_IORD PCM_A[11]
2011.07.07
TP_NON_EN
3
GP4_S7LR2
TP for Headphone
TP for S2
TP for CI slot
TP for NON-EU models(except EU and China)
TP for SCART
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
T
H
E
R
M
A
L
THERMAL
T
H
E
R
M
A
L
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. POWER_LARGE
2011/11.22
4
GP4L_S7LR2
RL_ON
R462
10K
C439
100pF
50V
C416
0.1uF
16V
OPT
+3.5V_ST
R426
10K
C443
10uF
25V
L407-*1
MLB-201209-0120P-N2
R430
10K
+3.3V_Normal
+3.5V_ST
+24V
C453
22uF
10V
C437
22uF
16V
ERROR_OUT
C403
10uF
10V
R434
10K
IC407
AP7173-SPG-13 HF(DIODES)
3
VCC
2
PG
4
EN
1
IN
5
GND
6
SS
7
FB
8
OUT
9
[EP]
C444
0.1uF
16V
R429
47K
OPT
R486
4.7K
OPT
IC408
NCP803SN293
PWR_DET_ON_SEMI
1
GND
3 VCC 2 RESET
+3.5V_ST
POWER_DET
C408
0.1uF
16V
OPT
POWER_ON/OFF_1
+3.5V_ST
R432
330K 1/16W 5%
PANEL_VCC
R428
10K
IC409
NCP803SN293
PD_+12V_PWR_DET_ON_SEMI
1
GND
3 VCC 2 RESET
OLP
C441
0.1uF
16V
+3.3V_Normal
L404-*1
MLB-201209-0120P-N2
R480
100
PD_+12V
R
4
4
2
2
7
K
1
/
1
6
W
1
%
10uF
C461
10V
L407
CIS21J121
+1.10V_VDDC
L413
C435
0.1uF
16V
NON_CI_CAP
+3.5V_ST
+12V/+15V
R461
10K
OPT
+1.5V_DDR
L404
CIS21J121
+12V/+15V
+3.5V_ST
C425
0.1uF
16V
+3.3V_Normal
C407
0.1uF
16V
OPT
C476
0.1uF
16V
R404
100K
PD_+12V
R439
33K
R419
1K
L420
BLM18PG121SN1D
C418
0.1uF
50V
C456
22uF
10V
PANEL_CTL
1:AK10
C430
10uF
10V
R181
1K
OPT
560pF
C467
50V
L402-*1
MLB-201209-0120P-N2
P403
FW20020-24S
NORMAL_EXPEPT_32
19
14
9
4
18
13
8
3
17
12
7
2
16
11
6
1
20
15
10
5
21 22
23 24
C431
0.1uF
16V
NON_CI_CAP
R421
10K
C406
0.1uF
16V
R435
22K
OPT
+3.3V_Normal
+3.5V_ST
+3.5V_ST
R406
4.7K
L402
CIS21J121
C432
0.1uF
16V
NON_CI_CAP
R433
10K
R418
6.8K
OPT
Q409
AO3407A
G
D S
R456
4.7K
1/16W
1%
R401
10K
R427
10K
OPT
R436
15K
R431
22K
OPT
C411
0.1uF
16V
C423
4.7uF
16V
IC402
TJ3940S-2.5V-3L
1
GND
2 VOUT 3 VIN
C440
0.1uF
16V
PWM_DIM
R490
10K
OPT
IC403
TPS54319TRE
1 VIN_1
3 GND_1
7
C
O
M
P
9 SS/TR
10 PH_1
11 PH_2
12 PH_3
1
3
B
O
O
T
1
4
P
W
R
G
D
1
5
E
N
1
6
V
I
N
_
3
5
A
G
N
D
8
R
T
/
C
L
K
6
V
S
E
N
S
E
4 GND_2
2 VIN_2
17
E
P
[
G
N
D
]
R488
100K
C475
0.1uF
16V
NON_CI_CAP
R476
0
OPT
+3.3V_Normal
R475
0
OPT
C474
0.1uF
R440
5.6K
+12V/+15V
+3.5V_ST
C445
0.1uF
16V
OPT
+24V
C404
0.1uF
16V
R412
0
OPT
+3.3V_Normal
100
R420
ERROR_OUT
INV_CTL
R180
10K
OPT
R489
10K
R446
10K
OPT
R
4
4
1
5
6
K
1
/
1
6
W
1
%
R463
10K
OPT
+2.5V_Normal
C412
0.1uF
16V
PD_+12V
R402
100
R415
100
+3.3V_Normal
R438
22K
R443
10K
A_DIM
R457
4.3K
1/16W
1%
C472
22uF
10V
L415
3.6uH
NR8040T3R6N
IC408-*1
APX803D29
PWR_DET_ON_DIODES
1
GND
3 VCC 2 RESET
IC409-*1
APX803D29
PD_+12V_PWR_DET_DIODES
1
GND
3 VCC 2 RESET
C436
0.01uF
50V
0.01uF
C448
3300pF
50V
C488
3300pF
R
4
0
3
1
.
5
K
1
% POWER_+24V
R405
2.2K
PANEL_DISCHARGE_RES_2.2K
R407
2.2K
PANEL_DISCHARGE_RES_2.2K
R
4
4
8
2
.
7
K
1
%
P
D
_
+
1
2
V
R
4
5
0
05
%
P
D
_
+
3
.
5
V
R473
1
R
4
8
2
8
.
2
K
1
%
POWER_+24V
R405-*1
3K
PANEL_DISCHARGE_RES_3K
R407-*1
3K
PANEL_DISCHARGE_RES_3K
PWM1
R
4
0
8
1
0
0
F
O
R
2
0
0
H
Z
P
W
M
_
D
I
M
2
R184
33
FOR LPB MODEL
P407
12507WR-08L
FOR LPB MODEL
1
2
3
4
5
6
7
8
9
R183
33
FOR LPB MODEL
I2C_SDA
I2C_SCL
C409
0.015uF
50V
0.015uF
Q400
MMBT3904(NXP)
E
B
C
Q401
MMBT3904(NXP)
E
B
C
Q405
MMBT3904(NXP)
E
B
C
Q406
MMBT3904(NXP)
OPT
E
B
C
Q407
MMBT3904(NXP)
E
B
C
C447
0.33uF
16V +12V/+15V
R608
12K
R410
10K
L401
L425
BLM18PG121SN1D
+5V_Normal
C4072
100pF
OPT
C420
22uF
16V
C405
10uF
25V
OPT
C492
22uF
16V
OPT
L406
3.6uH
IC401
AOZ1051PI
3
AGND
2
VIN
4
FB
1
PGND
5
COMP
6
EN
7
SS
8
NC
9
[EP]LX
R609
11K
1%
R416
56K
1%
+5V_USB
R423
12K
1%
C4073
0.1uF
16V
OPT
C4074
0.1uF
16V
OPT
C4075
10uF
25V
R
4
4
7
1
.
2
K
1
/
1
6
W
1
%
P
D
_
+
1
2
V
Q402
MMBT3906(NXP)
1
2
3
R610
33K
OPT
Q403
AO3407A
G
D S
C494
2200pF
50V
C493
0.01uF
50V
C438
0.1uF
25V
C455
0.1uF
25V
NON_CI_CAP
C451
0.1uF
25V
OPT
C442
10uF
25V
OPT
R611
0
NON_PSU_T120_LGD
R606
3.9K
PWM_PULL-DOWN_3.9K
R606-*1
1K
PWM_PULL-DOWN_1K
R445
100
R
4
4
7
-
*
1
5
.
1
K
1
/
1
6
W
1
%
P
D
_
K
R
_
4
2
_
L
I
P
S
L412
CIS21J121
120
L403
BLM18SG700TN1D
L/DIM_SCLK
L/DIM_MOSI
R612
33
FOR LPB MODEL_L/DIM
R613
33
FOR LPB MODEL_L/DIM
R614
33
FOR LPB MODEL_L/DIM
R615
10K
OPT
R616
10K
OPT
R617
4.7K
FOR LPB MODEL_L/DIM
L/DIM_VS
+3.3V_Normal
R
4
5
0
-
*
1
1
0
0
1
%
P
D
_
K
R
_
4
2
_
L
I
P
S
R405-*2
4.7K
PANEL_DISCHARGE_RES_4.7K
R407-*2
4.7K
PANEL_DISCHARGE_RES_4.7K
P401
SMAW200-H24S2
SLIM_32~52
19 12V
14 GND
9 3.5V
4 24V
18 INV ON
13 GND
8 GND
3 24V
17 12V
12 3.5V
7 GND
2 24V
16 GND/V-sync
11 3.5V
6 GND
1 PWR ON
20 A.DIM
15 GND
10 3.5V
5 GND
21 12V 22 P.DIM1
23 GND/P.DIM2 24 Err OUT
25
P404
FM20020-24
NORMAL_32
19
14
9
4
18
13
8
3
17
12
7
2
16
11
6
1
20
15
10
5
21 22
23 24
25
FROM LIPS & POWER B/D
R2
+1.5V_DDR
ERROR_OUT is used for
lamp(CCFL/EEFL) models.
In other words,
LED models need not use.
New item
Power_DET
24V-->3.78V --> 3.92V (3.79V)
12V -->3.58V --> 3.82V (3.68V)
Vd=550mV
+2.5V/+1.8V
R1
+3.3V_Normal
Vout=0.8*(1+R1/R2)=1.5319
Vout=0.827*(1+R1/R2)=1.225V
Not used :
only for small(ready)
R1
R2
$ 0.165
S7LR core 1.2V volt
ST_3.5V--> 3.375V --> 3.46V
+3.5V_ST -> 3.375V
780 mA
Max 1000mA
18.5V-->3.5V --> 3.75V (3.59V)
300 mA
1.5A
PANEL_POWER
3A
20V-->3.51V --> 3.76V (3.59V)
[To LED DRIVER]
FOR LPB Download
+5V_USB
R2
3A
R1
2000 mA
Vout=0.8*(1+R1/R2)
LOCAL DIMMING
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. IR/CONTROL
2011/11/16
6
GP4L_S7LR2
LED_R/BUZZ
C2410
0.1uF
16V
OPT
S/T_SCL
R2402
100
+3.5V_ST
L2403
BLM18PG121SN1D
R2409
0
IR_OUT_US
SENSOR_SCL
R2431
47K
IR_OUT
KEY2
R2414
1.5K
OPT
C2409
18pF
50V
OPT
R2410
22
IR_OUT
R2411
100
R2404
10K
1%
+3.5V_ST
IR
R2430
10K
IR_OUT_EU
C2406
1000pF
50V
11_SUB
R2416
10K
OPT
R2413
1.5K
OPT
C906
18pF
50V
OPT
R2412
100
L2402
BLM18PG121SN1D
R2401
100
JP2411
+3.5V_ST
C2408
18pF
50V
OPT
C2407
100pF
50V
C2401
0.1uF
L2404
BLM18PG121SN1D
11_SUB
L2401
BLM18PG121SN1D
SENSOR_SDA
P2402
12507WR-15L
11_SUB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
16
15
+3.5V_ST
C2402
0.1uF
S/T_SDA
C2404
1000pF
50V
R2405
10K
1%
JP2407
P2401
12507WR-10L
12_SUB
1
2
3
4
5
6
7
8
9
10
11
JP2409
LED_B/LG_LOGO
JP2408
C907
18pF
50V
OPT
+3.3V_Normal
C2403
0.1uF
16V
IR_OUT
C2405
0.1uF
16V
11_SUB
KEY1
JP2410
+3.5V_ST
R2426
3.3K
Q2405
MMBT3904(NXP)
IR_OUT
E
B
C
Q2406
MMBT3904(NXP)
IR_OUT_EU
E
B
C
R2429
3.3K
IR_OUT
R2425
1K
IR_OUT_EU
LED_R/BUZZ
R2432
1.5K
12_SUB
D2402
5.6V
AMOTECH CO., LTD.
OPT
D2401
5.6V
AMOTECH CO., LTD.
OPT
D902
5.5V
ADUC 5S 02 0R5L
OPT
D903
5.5V
ADUC 5S 02 0R5L
OPT
D2403
5.48VTO5.76V
OPT
D2404
5.48VTO5.76V
OPT
D2405
5.48VTO5.76V
OPT
P2403
12507WR-12L
OPT
1
2
3
4
5
6
7
8
9
10
11
12
13
IR/LED and control for normal models.
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
U
S
B
D
O
W
N
S
T
R
E
A
M
U
S
B
D
O
W
N
S
T
R
E
A
M
U
S
B
D
O
W
N
S
T
R
E
A
M
U
S
B
D
O
W
N
S
T
R
E
A
M
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
10/08/13
USB_OCP_DIODE
7
GP4_S7LR2
SIDE_USB2_DM
C1452
10uF
10V
C1454
10uF
10V
USB_2
R1451 47
SIDE_USB2_DP
+5V_USB
R1455
4.7K
OPT
+3.3V_Normal
JK1450
3
A
U
0
4
S
-
3
0
5
-
Z
C
-
(
L
G
)
USB_1_NORMAL
1
2
3
4
5
IC1450
AP2191DSG
EAN61849601
3
IN_2
2
IN_1
4
EN
1
GND
5
FLG
6
OUT_1
7
OUT_2
8
NC
USB1_OCD
R1457
4.7K
OPT
D1451
RCLAMP0502BA
OPT
C1450
22uF
16V
USB_2
USB2_OCD
R1453 47
USB_2
JK1451
3
A
U
0
4
S
-
3
0
5
-
Z
C
-
(
L
G
)
USB_2_NORMAL
1
2
3
4
5
IC1451
AP2191DSG
EAN61849601
USB_2
3
IN_2
2
IN_1
4
EN
1
GND
5
FLG
6
OUT_1
7
OUT_2
8
NC +5V_USB
SIDE_USB1_DM
USB1_CTL
SIDE_USB1_DP
C1455
0.1uF
USB_2
L1451
CIS21J121
JK1450-*1
3
A
U
0
4
S
-
3
4
5
-
Z
C
-
H
-
L
G
USB_1_32LS3500
1
2
3
4
5
R1456
10K
USB_2
L1451-*1
MLB-201209-0120P-N2
120-ohm
JK1451-*1
3
A
U
0
4
S
-
3
4
5
-
Z
C
-
H
-
L
G
USB_2_32LS3500
1
2
3
4
5
USB2_CTL
+3.3V_Normal
L1450-*1
MLB-201209-0120P-N2
120-ohm
USB_2_BEAD_MAG
D1450
RCLAMP0502BA
OPT
R1454
10K
C1453
0.1uF
L1450
CIS21J121
USB_2_BEAD_SS
C1451
22uF
16V
R1459
2K
1/8W
5%
OPT
R1452
2K
1/8W
5%
OPT
R1450
2K
1/8W
5%
OPT R1458
2K
1/8W
5%
OPT
USB (SIDE)
$0.077 $0.077
USB2_DIODES USB1_DIODES
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
5V_HDMI_2
DDC_SDA_2
DDC_SCL_1
DDC_SDA_4
D0+_HDMI2
DDC_SDA_1
+5V_Normal
5V_DET_HDMI_2
D0-_HDMI2
5V_DET_HDMI_4
R888
2.7K
5V_HDMI_1
R806
10K
D1-_HDMI4
CEC_REMOTE_S7
5V_HDMI_4
D1-_HDMI2
R804
1.8K
R830
10K
D2+_HDMI2
R855
100
CK+_HDMI2
R889
2.7K
H
D
M
I
_
2
R807
10K
HDMI_2
D2-_HDMI4
CK-_HDMI2
C802
0.1uF
16V
NON_CI_CAP
DDC_SDA_4
HDMI_CEC
R895
1K
HDMI_2
D2-_HDMI2
D2-_HDMI1
HPD2
C801
0.1uF
16V
NON_CI_CAP_HDMI_2
5V_HDMI_2
CK-_HDMI1
DDC_SDA_1
+5V_Normal
HDMI_CEC
R896
1K
DDC_SCL_4
D1-_HDMI1
CK+_HDMI4
R808
10K
HDMI_SIDE
R862
10K
HDMI_SIDE
R837
1.8K
HDMI_SIDE
DDC_SCL_2
JK801
E
A
G
5
9
0
2
3
3
0
2
H
D
M
I
_
2
_
N
o
r
m
a
l
14
13
5
D1_GND
20
SHIELD
12
11
2
D2_GND
19
18
10
CK+
4
D1+
1
D2+
17
9
D0-
8
D0_GND
3
D2-
16
7
D0+
6
D1-
15
D0-_HDMI4
HPD4
D2+_HDMI1
D1+_HDMI2
R803
1.8K
HDMI_2
R
8
0
2
3
.
3
K
+5V_Normal
DDC_SDA_2
HDMI_CEC
HPD1
JK802
E
A
G
5
9
0
2
3
3
0
2
H
D
M
I
_
1
_
N
o
r
m
a
l
14
13
5
D1_GND
20
SHIELD
12
11
2
D2_GND
19
18
10
CK+
4
D1+
1
D2+
17
9
D0-
8
D0_GND
3
D2-
16
7
D0+
6
D1-
15
HDMI_CEC
D0-_HDMI1
5V_DET_HDMI_1
D0+_HDMI1
D0+_HDMI4
CK-_HDMI4
R884
2.7K
JK803
E
A
G
6
2
6
1
1
2
0
1
H
D
M
I
_
S
I
D
E
14
13
5
D1_GND
20
BODY_SHIELD
12
11
2
D2_GND
19
18
10
CK+
4
D1+
1
D2+
17
9
D0-
8
D0_GND
3
D2-
16
7
D0+
6
D1-
15
DDC_SCL_1
5V_HDMI_4
DDC_SCL_2
R828
10K
HDMI_2
R885
2.7K
H
D
M
I
_
2
R
8
3
5
3
.
3
K
H
D
M
I
_
S
I
D
E
D1+_HDMI1
DDC_SCL_4
C803
0.1uF
16V
NON_CI_CAP_HDMI_SIDE
5V_HDMI_1
D1+_HDMI4
CK+_HDMI1
R897
1K
HDMI_SIDE
D2+_HDMI4
R
8
0
1
3
.
3
K
H
D
M
I
_
2
R887
2.7K
H
D
M
I
_
S
I
D
E
R891
2.7K
H
D
M
I
_
S
I
D
E
Q802
MMBT3904(NXP)
E
B
C
Q801
MMBT3904(NXP)
HDMI_2
E
B
C
Q803
MMBT3904(NXP)
HDMI_SIDE
E
B
C
D821
MMBD6100
A
2
C
A
1
D822
MMBD6100
H
D
M
I
_
2A
2
C
A
1
D824
MMBD6100
H
D
M
I
_
S
I
D
E
A
2
C
A
1
D811
OPT
D801
OPT
D802
OPT
JK803-*1
51U019S-312HFN-E-R-E-LG
SIDE_HDMI_32LS3500
14
RESERVED
13
CEC
5
TMDS_DATA1_SHIELD
20
BODY_SHIELD
12
TMDS_CLK-
11
TMDS_CLK_SHIELD
2
TMDS_DATA2_SHIELD
19
HOT_PLUG_DETECT
18
VDD[+5V]
10
TMDS_CLK+
4
TMDS_DATA1+
1
TMDS_DATA2+
17
DDC/CEC_GND
9
TMDS_DATA0-
8
TMDS_DATA0_SHIELD
3
TMDS_DATA2-
16
SDA
7
TMDS_DATA0+
6
TMDS_DATA1-
15
SCL
R805 0
HDMI1_ARC
HDMI_ARC
JK801-*1
YKF45-7054V
HDMI_2_BDP_Model
14
NC
13
CEC
5
DATA1_SHIELD
20
SHIELD
12
CLK-
11
CLK_SHIELD
2
DATA2_SHIELD
19
HPD
18
+5V_POWER
10
CLK+
4
DATA1+
1
DATA2+
17
DDC/CEC_GND
9
DATA0-
8
DATA0_SHIELD
3
DATA2-
16
SDA
7
DATA0+
6
DATA1-
15
SCL
JK802-*1
YKF45-7054V
HDMI_1_BDP_Model
14
NC
13
CEC
5
DATA1_SHIELD
20
SHIELD
12
CLK-
11
CLK_SHIELD
2
DATA2_SHIELD
19
HPD
18
+5V_POWER
10
CLK+
4
DATA1+
1
DATA2+
17
DDC/CEC_GND
9
DATA0-
8
DATA0_SHIELD
3
DATA2-
16
SDA
7
DATA0+
6
DATA1-
15
SCL
2011.10.04 GP4L_S7LR2
HDMI 8
HDMI_2
For CEC
SIDE_HDMI
HDMI
HDMI_1
For BDP In-Packing Model
- EMI Gasket Touch Jack
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
F
i
b
e
r
O
p
t
i
c
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. RGB-PC/SPDIF
2011/09/27
9
GP4L_S7LR2
R1102
470K
PC_AUDIO
DSUB_R+
R1147
1K
RGB_PC
R1107
15K
PC_AUDIO
+3.3V_Normal
C1108
100pF
50V
NON_CI_CAP_PC_AUDIO
R1137
75
RGB_PC
R1133
75
RGB_PC
JK1104
SPG09-DB-010
RGB_PC
1
R
E
D
2
G
R
E
E
N
3
B
L
U
E
4
G
N
D
_
1
5
D
D
C
_
G
N
D
6
R
E
D
_
G
N
D
7
G
R
E
E
N
_
G
N
D
8
B
L
U
E
_
G
N
D
9
N
C
1
0
S
Y
N
C
_
G
N
D
1
1
G
N
D
_
2
1
2
D
D
C
_
D
A
T
A
1
3
H
_
S
Y
N
C
1
4
V
_
S
Y
N
C
1
5
D
D
C
_
C
L
O
C
K
1
6
S
H
I
L
E
D
JK1102
PEJ027-04
PC_AUDIO
6B T_TERMINAL2
7B B_TERMINAL2
5 T_SPRING
4 R_SPRING
7A B_TERMINAL1
6A T_TERMINAL1
3 E_SPRING
R1110
10K
PC_AUDIO
R1135
75
RGB_PC
PC_L_IN
+3.3V_Normal
C1129
0.1uF
16V
NON_CI_CAP_RGB_PC
DSUB_G+
C1107
100pF
50V
NON_CI_CAP_PC_AUDIO
C1121
100pF
50V
SPDIF_OPTIC
RGB_DDC_SDA
R1108
15K
PC_AUDIO
JK1103
2F01TC1-CLM97-4F
SPDIF_OPTIC
3 VIN
2 VCC
1 GND
4
S
H
I
E
L
D
R1111
10K
PC_AUDIO
R1104
10K
OPT
DSUB_HSYNC
R1140
2.2K
RGB_PC
DSUB_VSYNC
DSUB_B+
R1146
10K
RGB_PC
C1110
10uF
16V
OPT
+5V_Normal
C1109
22uF
16V
OPT
R1103
470K
PC_AUDIO
C1131
0.1uF
16V
SPDIF_OPTIC
SPDIF_OUT
PC_R_IN
RGB_DDC_SCL
R1139
2.2K
RGB_PC
C1127
18pF
50V
NON_CI_CAP_RGB_PC
C1128
18pF
50V
NON_CI_CAP_RGB_PC
DSUB_DET
PM_RXD
PM_TXD
R1150
0
R1151
0
C1122
68pF
50V
OPT
C1126
68pF
50V
OPT
R1148
0
OPT
R1149
0
OPT
D1115
MMBD6100
RGB_PC
A2
C
A1
D1113
20V
OPT
ADUC 20S 02 010L
D1111
20V
OPT
ADUC 20S 02 010L
D1110
20V
OPT
ADUC 20S 02 010L
D1112
20V
OPT
ADUC 20S 02 010L
D1109
20V
OPT
ADUC 20S 02 010L
D1101
5.6V
OPT
AMOTECH CO., LTD.
D1114
5.6V
OPT
D1117
5.6V
OPT
ADMC 5M 02 200L
D1116
5.6V
OPT
D1102
5.6V
OPT
AMOTECH CO., LTD.
5.15 Mstar Circuit Application
RGB-PC / SPDIF
SPDIF OPTIC JACK
RGB PC
PC AUDIO
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. RS232C_PHONE
2011/08/13
10
GP4L_S7LR2
IR_OUT
C1005
0.1uF
COMMERCIAL
+3.5V_ST
PM_TXD
C1003
0.1uF
COMMERCIAL
JK1001
KJA-PH-1-0177
COMMERCIAL_RS232C_PHONEJACK
3 M3_DETECT
4 M4
5 M5_GND
1 M1
6 M6
C1002
0.1uF
COMMERCIAL
R1001
0
RS-232C_IC_Bypass
R1000
0
RS-232C_IC_Bypass
C1001
0.1uF
COMMERCIAL
P1000
12507WR-04L
OS_Debug(P1000)
1
VCC
2
PM_RXD
3
GND
4
RM_TXD
5
GND
C1004
0.1uF
COMMERCIAL
IC1000
MAX3232CDR
EAN41348201
COMMERCIAL
3
C1-
2
V+
4
C2+
1
C1+
6
V-
5
C2-
7
DOUT2
8
RIN2
9
ROUT2
10
DIN2
11
DIN1
12
ROUT1
13
RIN1
14
DOUT1
15
GND
16
VCC
JP1000
PM_RXD
+3.5V_ST
C1000
0.33uF
COMMERCIAL
R1003
100
R1002
100
JP1002
JP1001
JP1003
JP1004
D1001
20V
ADUC 20S 02 010L
OPT
D1000
ADUC 20S 02 010L
20V
OPT
JK1001-*1
PEJ030-01
32LS3500_RS232C_PHONEJACK
3 M3_DETECT
4 M4
5 M5_GND
1 M1
6 M6
RS-232C
COMMERCIAL MODEL OPTION
COMMERCIAL/NonOS MODEL OPTION
For Comsumer model,
use 4PIN Wafer.
ONLY 32LS3500 US MODEL(H:10mm) (H:7mm)
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. LVDS_LARGE
2011/11/14
11
GP4L_S7LR2
RXA4+
C701
10uF
16V
OPT
RXB1-
RXA3-
RXA0+
RXB3-
PANEL_VCC
RXA2+
C709
1000pF
50V
OPT
R711
10K
OPT
RXA0-
R709
10K
AUO_GND
RXA0+
RXB4-
RXA1+
RXA0-
RXACK-
R713
0
OPT
RXA2-
RXACK+
C702
1000pF
50V
OPT
C700
10uF
16V
OPT
RXA1-
P703
FI-RE51S-HF-J-R1500
FHD
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
R712
3.3K
OPT
+3.3V_Normal
C703
0.1uF
16V
HD
RXA1+
RXB1+
RXB0-
RXACK-
RXA2+
P705
FF10001-30
HD
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
RXA2-
PANEL_VCC
RXA4-
RXACK+
RXB0+
RXA1-
RXA3-
C710
0.1uF
16V
FHD
RXA3+
RXB4+
RXBCK-
RXB3+
RXA3+
RXB2+
RXB2-
RXBCK+
R705
3.3K
OPT
R710
10K
OPT
+3.3V_Normal
R706
0
PSU_T120_LGD
PWM_DIM
OPC&SCANNING_CTRL
R703
3.3K
OPT
+3.3V_Normal
R704
10K
OPT
L702
70-ohm
FHD
L701
BLM18SG700TN1D
70-ohm
HD
AUO_GND/LGD_NC
LVDS_SEL
[30Pin LVDS Connector]
(For HD 60Hz_Normal)
LVDS for large inch
[51Pin LVDS Connector]
(For FHD 60Hz)
RXB3-
RXA4-
RXA0+
RXB4-
RXB1+
RXB1+
RXA4+
RXB3-
RXA4+
RXA2-
RXB3+
RXB2+
MIRROR
FOR FHD REVERSE(8bit)
RXA0+
RXA3-
RXB0-
RXA2+
RXACK-
RXA1+
RXA4-
RXB1+
RXB3-
RXA2+
RXB2-
RXB4+
RXB3- RXB0+
MIRROR
RXB3+
RXB2-
RXBCK+
RXACK-
RXB3+
RXB1+
RXA1+
RXA0-
RXB2-
RXB4+
RXA2+
RXA2+
RXA4+
RXB1-
RXB0-
RXA3+
RXA0-
RXB4-
RXBCK-
RXB1-
RXA1-
RXA4-
RXA3-
RXA1+
RXA0-
RXA4-
RXB2+
RXA2-
RXB4-
RXA3-
RXACK+
RXA4+
RXB1-
RXB3+
RXA4-
RXB1-
Pol-change Shift
RXB2-
RXA2+
RXB4+
RXACK-
RXA1-
RXB4+
RXB0+
RXB3-
RXA1-
RXA0+
RXA3-
RXBCK+
RXA0-
RXB0-
RXB1+
RXA0+
RXBCK+
RXA0-
RXBCK+
RXACK-
RXA2-
RXA4+
RXACK+
RXA2-
RXB0-
RXB1-
RXB3+
RXBCK+
RXB3-
RXB0-
RXB2+
RXB0-
RXB2-
RXA3+
RXACK-
RXB0+
RXB2+
RXA3+
RXB0+
RXA1-
RXA4-
RXB4+
RXA2-
RXA2+
RXA0+
RXB1-
RXB2-
RXA3+
RXBCK+
RXB4-
RXB2+
RXA3+
RXB4-
RXB2+
RXBCK-
RXA1-
RXA0+
Change in S7LR
RXBCK-
RXA4+
Pol-change
RXA0-
RXB3-
RXB4-
RXACK+
RXB0+
RXB4+
RXBCK-
RXACK+
RXB0+
RXA3-
RXA3+
Change in S7LR
RXBCK-
RXA3-
RXBCK-
RXACK+
RXA4-
RXB0-
RXACK-
RXA1+
RXACK-
RXB1+
RXA1-
RXA3+
RXA2-
RXB4-
RXA3- RXA0-
RXB1-
RXBCK- RXBCK+
RXA1+
RXB3+
RXB3+
RXA1-
RXB2-
RXB1+
RXA2-
RXB4+
RXACK+
RXA0+
RXA1+
RXA4+
FOR FHD REVERSE(10bit)
RXB2+
RXB0+
RXA1+
RXACK+ RXA2+
LVDS_SEL
SCANNING_EN
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. DDR_256
2011/06/03
12
GP4L_S7LR2
A-MDMU
B-MDQL2
B-MDQU2
B-MA10
B-MBA1
A-MWEB
A-MA7
B-MA1
B-MA10
A-MDQL5
B-MA6
B-MA3
B-MA12
B-MDQU4
A-MBA2
A-MCASB
A-MA8
A-MDQSU
A-MA12
B-MDML
A-MDQL7
A-MA14
B-MDQL4
A-MDQL2
R
1
2
3
6
5
61
%
A-MDQL0
B-MDQU3
A-MODT
B-MA2
A-MCASB
A-MA2
B-MCKB
B-MDQSL
B-MODT
A-MDQU7
A-MA1
B-MA11
A-MDQL0 B-MDQL1
B-MDQSLB
A-MDQL2
B-MDQSUB
A-MA3
B-MDQL5
C
1
2
0
1
0
.
1
u
F
B-MA2
A-MDQL3
NT5CB64M16DP-CF
IC1201-*2
DDR_1333_NANYA_NEW
EAN61857201 A0
N3
A1
P7
A2
P3
A3
N2
A4
P8
A5
P2
A6
R8
A7
R2
A8
T8
A9
R3
A10/AP
L7
A11
R7
A12
N7
NC_6
T3
NC_5
M7
BA0
M2
BA1
N8
BA2
M3
CK
J7
CK
K7
CKE
K9
CS
L2
ODT
K1
RAS
J3
CAS
K3
WE
L3
RESET
T2
DQSL
F3
DQSL
G3
DQSU
C7
DQSU
B7
DML
E7
DMU
D3
DQL0
E3
DQL1
F7
DQL2
F2
DQL3
F8
DQL4
H3
DQL5
H8
DQL6
G2
DQL7
H7
DQU0
D7
DQU1
C3
DQU2
C8
DQU3
C2
DQU4
A7
DQU5
A2
DQU6
B8
DQU7
A3
VREFCA
M8
VREFDQ
H1
ZQ
L8
VDD_1
B2
VDD_2
D9
VDD_3
G7
VDD_4
K2
VDD_5
K8
VDD_6
N1
VDD_7
N9
VDD_8
R1
VDD_9
R9
VDDQ_1
A1
VDDQ_2
A8
VDDQ_3
C1
VDDQ_4
C9
VDDQ_5
D2
VDDQ_6
E9
VDDQ_7
F1
VDDQ_8
H2
VDDQ_9
H9
NC_1
J1
NC_2
J9
NC_3
L1
NC_4
L9
NC_7
T7
VSS_1
A9
VSS_2
B3
VSS_3
E1
VSS_4
G8
VSS_5
J2
VSS_6
J8
VSS_7
M1
VSS_8
M9
VSS_9
P1
VSS_10
P9
VSS_11
T1
VSS_12
T9
VSSQ_1
B1
VSSQ_2
B9
VSSQ_3
D1
VSSQ_4
D8
VSSQ_5
E2
VSSQ_6
E8
VSSQ_7
F9
VSSQ_8
G1
VSSQ_9
G9
AVDD_DDR0
A-MDQU0
R1226
240
1%
OS
B-MDQSUB
B-MRESETB
A-MA14
A-MDQL1
C
1
2
0
21
0
0
0
p
F
B-MBA0
A-MDQSLB
B-MDQU1
B-MCASB
B-MDQU3
K4B1G1646G-BCH9
IC1202-*1
DDR_1333_SS_NEW
A0
N3
A1
P7
A2
P3
A3
N2
A4
P8
A5
P2
A6
R8
A7
R2
A8
T8
A9
R3
A10/AP
L7
A11
R7
A12/BC
N7
A13
T3
NC_5
M7
BA0
M2
BA1
N8
BA2
M3
CK
J7
CK
K7
CKE
K9
CS
L2
ODT
K1
RAS
J3
CAS
K3
WE
L3
RESET
T2
DQSL
F3
DQSL
G3
DQSU
C7
DQSU
B7
DML
E7
DMU
D3
DQL0
E3
DQL1
F7
DQL2
F2
DQL3
F8
DQL4
H3
DQL5
H8
DQL6
G2
DQL7
H7
DQU0
D7
DQU1
C3
DQU2
C8
DQU3
C2
DQU4
A7
DQU5
A2
DQU6
B8
DQU7
A3
VREFCA
M8
VREFDQ
H1
ZQ
L8
VDD_1
B2
VDD_2
D9
VDD_3
G7
VDD_4
K2
VDD_5
K8
VDD_6
N1
VDD_7
N9
VDD_8
R1
VDD_9
R9
VDDQ_1
A1
VDDQ_2
A8
VDDQ_3
C1
VDDQ_4
C9
VDDQ_5
D2
VDDQ_6
E9
VDDQ_7
F1
VDDQ_8
H2
VDDQ_9
H9
NC_1
J1
NC_2
J9
NC_3
L1
NC_4
L9
NC_6
T7
VSS_1
A9
VSS_2
B3
VSS_3
E1
VSS_4
G8
VSS_5
J2
VSS_6
J8
VSS_7
M1
VSS_8
M9
VSS_9
P1
VSS_10
P9
VSS_11
T1
VSS_12
T9
VSSQ_1
B1
VSSQ_2
B9
VSSQ_3
D1
VSSQ_4
D8
VSSQ_5
E2
VSSQ_6
E8
VSSQ_7
F9
VSSQ_8
G1
VSSQ_9
G9
B-MA13
B-MDQU7
A-MA4
A-MRESETB
B-MDQU1
A-MDQL4
A-MDML
AVDD_DDR0
R
1
2
0
1
1
K
1
%
A-MVREFDQ
A-MRESETB
A-MCKB
A-MDQU7
A-MODT
A-MA5
A-MDQU4
B-MCK
B-MDML
R
1
2
3
7
5
6
1
%
O
S
B-MRESETB
A-MCKE
A-MDQL3
B-MDQU5
B-MDQL3
B-MA14
A-MDMU
B-MDQL7
A-MA13
B-MDQU4
A-MVREFCA
B-MA11
R1232
10K
OS
B-MA8
R
1
2
0
2
1
K
1
%
B-MODT
B-MDQU6
B-MA9
A-MBA2
R
1
2
3
8
5
6
1
%
O
S
B-MDQL0
A-MDQL4
H5TQ1G63DFR-H9C
IC1201
DDR_1333_HYNIX
EAN61828901
A0
N3
A1
P7
A2
P3
A3
N2
A4
P8
A5
P2
A6
R8
A7
R2
A8
T8
A9
R3
A10/AP
L7
A11
R7
A12/BC
N7
A13
T3
NC_5
M7
BA0
M2
BA1
N8
BA2
M3
CK
J7
CK
K7
CKE
K9
CS
L2
ODT
K1
RAS
J3
CAS
K3
WE
L3
RESET
T2
DQSL
F3
DQSL
G3
DQSU
C7
DQSU
B7
DML
E7
DMU
D3
DQL0
E3
DQL1
F7
DQL2
F2
DQL3
F8
DQL4
H3
DQL5
H8
DQL6
G2
DQL7
H7
DQU0
D7
DQU1
C3
DQU2
C8
DQU3
C2
DQU4
A7
DQU5
A2
DQU6
B8
DQU7
A3
VREFCA
M8
VREFDQ
H1
ZQ
L8
VDD_1
B2
VDD_2
D9
VDD_3
G7
VDD_4
K2
VDD_5
K8
VDD_6
N1
VDD_7
N9
VDD_8
R1
VDD_9
R9
VDDQ_1
A1
VDDQ_2
A8
VDDQ_3
C1
VDDQ_4
C9
VDDQ_5
D2
VDDQ_6
E9
VDDQ_7
F1
VDDQ_8
H2
VDDQ_9
H9
NC_1
J1
NC_2
J9
NC_3
L1
NC_4
L9
NC_6
T7
VSS_1
A9
VSS_2
B3
VSS_3
E1
VSS_4
G8
VSS_5
J2
VSS_6
J8
VSS_7
M1
VSS_8
M9
VSS_9
P1
VSS_10
P9
VSS_11
T1
VSS_12
T9
VSSQ_1
B1
VSSQ_2
B9
VSSQ_3
D1
VSSQ_4
D8
VSSQ_5
E2
VSSQ_6
E8
VSSQ_7
F9
VSSQ_8
G1
VSSQ_9
G9
A-MDQU2
AVDD_DDR0
B-MDMU
A-MBA1
A-MDQSLB
R
1
2
0
5
1
K
1
%
A-MDQU2
B-MWEB
B-MDQSL
B-MBA0
B-MA1
R1203
240
1%
A-MDQSU
R1231
10K
A-MBA0
A-MDQU1
B-MA14
A-MDQU5
A-MA5
A-MRASB
B-MDQU0
B-MDQSU
A-MDQU1
A-MDQSL
B-MDQL3
A-MDQSUB
B-MDQSU
B-MBA2
A-MA9
A-MA9
B-MDQL2
B-MWEB
R
1
2
3
5
5
61
%
A-MDQSL
A-MDQU3
B-MBA2
C
1
2
0
41
0
0
0
p
F
B-MDMU
A-MCKE
A-MVREFDQ
B-MA3
B-MA0
B-MDQL1
A-MDML
A-MA10
B-MDQL6
A-MA10
A-MDQU0
B-MA4
AVDD_DDR0
A-MA4
B-MDQU7
B-MA8
B-MDQL6
B-MBA1
A-MA13
A-MBA1
B-MDQL0
A-MBA0
A-MDQU3
A-MA11
A-MDQL6
B-MDQSLB
B-MDQU6
B-MCKB
A-MCK
A-MDQU6
B-MCK
A-MA2
B-MDQU0
B-MA9
A-MA12
A-MDQSUB
AVDD_DDR0
K4B2G1646C
IC1202-*3
DDR_DVB_T2_2G
A0 N3
A1 P7
A2 P3
A3 N2
A4 P8
A5 P2
A6 R8
A7 R2
A8 T8
A9 R3
A10/AP L7
A11 R7
A12/BC N7
A13 T3
NC_5 M7
BA0 M2
BA1 N8
BA2 M3
CK J7
CK K7
CKE K9
CS L2
ODT K1
RAS J3
CAS K3
WE L3
RESET T2
DQSL F3
DQSL G3
DQSU C7
DQSU B7
DML E7
DMU D3
DQL0 E3
DQL1 F7
DQL2 F2
DQL3 F8
DQL4 H3
DQL5 H8
DQL6 G2
DQL7 H7
DQU0 D7
DQU1 C3
DQU2 C8
DQU3 C2
DQU4 A7
DQU5 A2
DQU6 B8
DQU7 A3
VREFCA M8
VREFDQ H1
ZQ L8
VDD_1 B2
VDD_2 D9
VDD_3 G7
VDD_4 K2
VDD_5 K8
VDD_6 N1
VDD_7 N9
VDD_8 R1
VDD_9 R9
VDDQ_1 A1
VDDQ_2 A8
VDDQ_3 C1
VDDQ_4 C9
VDDQ_5 D2
VDDQ_6 E9
VDDQ_7 F1
VDDQ_8 H2
VDDQ_9 H9
NC_1 J1
NC_2 J9
NC_3 L1
NC_4 L9
NC_6 T7
VSS_1 A9
VSS_2 B3
VSS_3 E1
VSS_4 G8
VSS_5 J2
VSS_6 J8
VSS_7 M1
VSS_8 M9
VSS_9 P1
VSS_10 P9
VSS_11 T1
VSS_12 T9
VSSQ_1 B1
VSSQ_2 B9
VSSQ_3 D1
VSSQ_4 D8
VSSQ_5 E2
VSSQ_6 E8
VSSQ_7 F9
VSSQ_8 G1
VSSQ_9 G9
C
1
2
0
3
0
.
1
u
F
B-MVREFDQ
A-MWEB
B-MCASB
A-MA8
B-MA6
B-MVREFCA
B-MDQL5
B-MCKE
B-MCKE
A-MRASB
A-MVREFCA
A-MDQL5
B-MA7
A-MA0
A-MDQU4
A-MDQU5
B-MA13
NT5CB64M16DP-CF
IC1202-*2
DDR_1333_NANYA_NEW
EAN61857201 A0
N3
A1
P7
A2
P3
A3
N2
A4
P8
A5
P2
A6
R8
A7
R2
A8
T8
A9
R3
A10/AP
L7
A11
R7
A12
N7
NC_6
T3
NC_5
M7
BA0
M2
BA1
N8
BA2
M3
CK
J7
CK
K7
CKE
K9
CS
L2
ODT
K1
RAS
J3
CAS
K3
WE
L3
RESET
T2
DQSL
F3
DQSL
G3
DQSU
C7
DQSU
B7
DML
E7
DMU
D3
DQL0
E3
DQL1
F7
DQL2
F2
DQL3
F8
DQL4
H3
DQL5
H8
DQL6
G2
DQL7
H7
DQU0
D7
DQU1
C3
DQU2
C8
DQU3
C2
DQU4
A7
DQU5
A2
DQU6
B8
DQU7
A3
VREFCA
M8
VREFDQ
H1
ZQ
L8
VDD_1
B2
VDD_2
D9
VDD_3
G7
VDD_4
K2
VDD_5
K8
VDD_6
N1
VDD_7
N9
VDD_8
R1
VDD_9
R9
VDDQ_1
A1
VDDQ_2
A8
VDDQ_3
C1
VDDQ_4
C9
VDDQ_5
D2
VDDQ_6
E9
VDDQ_7
F1
VDDQ_8
H2
VDDQ_9
H9
NC_1
J1
NC_2
J9
NC_3
L1
NC_4
L9
NC_7
T7
VSS_1
A9
VSS_2
B3
VSS_3
E1
VSS_4
G8
VSS_5
J2
VSS_6
J8
VSS_7
M1
VSS_8
M9
VSS_9
P1
VSS_10
P9
VSS_11
T1
VSS_12
T9
VSSQ_1
B1
VSSQ_2
B9
VSSQ_3
D1
VSSQ_4
D8
VSSQ_5
E2
VSSQ_6
E8
VSSQ_7
F9
VSSQ_8
G1
VSSQ_9
G9
K4B1G1646G-BCH9
IC1201-*1
DDR_1333_SS_NEW
A0
N3
A1
P7
A2
P3
A3
N2
A4
P8
A5
P2
A6
R8
A7
R2
A8
T8
A9
R3
A10/AP
L7
A11
R7
A12/BC
N7
A13
T3
NC_5
M7
BA0
M2
BA1
N8
BA2
M3
CK
J7
CK
K7
CKE
K9
CS
L2
ODT
K1
RAS
J3
CAS
K3
WE
L3
RESET
T2
DQSL
F3
DQSL
G3
DQSU
C7
DQSU
B7
DML
E7
DMU
D3
DQL0
E3
DQL1
F7
DQL2
F2
DQL3
F8
DQL4
H3
DQL5
H8
DQL6
G2
DQL7
H7
DQU0
D7
DQU1
C3
DQU2
C8
DQU3
C2
DQU4
A7
DQU5
A2
DQU6
B8
DQU7
A3
VREFCA
M8
VREFDQ
H1
ZQ
L8
VDD_1
B2
VDD_2
D9
VDD_3
G7
VDD_4
K2
VDD_5
K8
VDD_6
N1
VDD_7
N9
VDD_8
R1
VDD_9
R9
VDDQ_1
A1
VDDQ_2
A8
VDDQ_3
C1
VDDQ_4
C9
VDDQ_5
D2
VDDQ_6
E9
VDDQ_7
F1
VDDQ_8
H2
VDDQ_9
H9
NC_1
J1
NC_2
J9
NC_3
L1
NC_4
L9
NC_6
T7
VSS_1
A9
VSS_2
B3
VSS_3
E1
VSS_4
G8
VSS_5
J2
VSS_6
J8
VSS_7
M1
VSS_8
M9
VSS_9
P1
VSS_10
P9
VSS_11
T1
VSS_12
T9
VSSQ_1
B1
VSSQ_2
B9
VSSQ_3
D1
VSSQ_4
D8
VSSQ_5
E2
VSSQ_6
E8
VSSQ_7
F9
VSSQ_8
G1
VSSQ_9
G9
A-MDQL7
B-MA5
B-MDQL4
A-MDQU6
B-MA7
A-MA6
H5TQ1G63DFR-H9C
IC1202
DDR_1333_HYNIX
EAN61828901
A0
N3
A1
P7
A2
P3
A3
N2
A4
P8
A5
P2
A6
R8
A7
R2
A8
T8
A9
R3
A10/AP
L7
A11
R7
A12/BC
N7
A13
T3
NC_5
M7
BA0
M2
BA1
N8
BA2
M3
CK
J7
CK
K7
CKE
K9
CS
L2
ODT
K1
RAS
J3
CAS
K3
WE
L3
RESET
T2
DQSL
F3
DQSL
G3
DQSU
C7
DQSU
B7
DML
E7
DMU
D3
DQL0
E3
DQL1
F7
DQL2
F2
DQL3
F8
DQL4
H3
DQL5
H8
DQL6
G2
DQL7
H7
DQU0
D7
DQU1
C3
DQU2
C8
DQU3
C2
DQU4
A7
DQU5
A2
DQU6
B8
DQU7
A3
VREFCA
M8
VREFDQ
H1
ZQ
L8
VDD_1
B2
VDD_2
D9
VDD_3
G7
VDD_4
K2
VDD_5
K8
VDD_6
N1
VDD_7
N9
VDD_8
R1
VDD_9
R9
VDDQ_1
A1
VDDQ_2
A8
VDDQ_3
C1
VDDQ_4
C9
VDDQ_5
D2
VDDQ_6
E9
VDDQ_7
F1
VDDQ_8
H2
VDDQ_9
H9
NC_1
J1
NC_2
J9
NC_3
L1
NC_4
L9
NC_6
T7
VSS_1
A9
VSS_2
B3
VSS_3
E1
VSS_4
G8
VSS_5
J2
VSS_6
J8
VSS_7
M1
VSS_8
M9
VSS_9
P1
VSS_10
P9
VSS_11
T1
VSS_12
T9
VSSQ_1
B1
VSSQ_2
B9
VSSQ_3
D1
VSSQ_4
D8
VSSQ_5
E2
VSSQ_6
E8
VSSQ_7
F9
VSSQ_8
G1
VSSQ_9
G9
B-MRASB
A-MA0
AVDD_DDR0
A-MDQL6
A-MA3
A-MCKB
A-MA7
A-MDQL1
A-MA11
A-MA1
A-MA6
B-MA12
B-MDQL7
B-MA5
B-MA0
B-MA4
A-MCK
B-MRASB
K4B2G1646C
IC1201-*3
DDR_DVB_T2_2G
A0 N3
A1 P7
A2 P3
A3 N2
A4 P8
A5 P2
A6 R8
A7 R2
A8 T8
A9 R3
A10/AP L7
A11 R7
A12/BC N7
A13 T3
NC_5 M7
BA0 M2
BA1 N8
BA2 M3
CK J7
CK K7
CKE K9
CS L2
ODT K1
RAS J3
CAS K3
WE L3
RESET T2
DQSL F3
DQSL G3
DQSU C7
DQSU B7
DML E7
DMU D3
DQL0 E3
DQL1 F7
DQL2 F2
DQL3 F8
DQL4 H3
DQL5 H8
DQL6 G2
DQL7 H7
DQU0 D7
DQU1 C3
DQU2 C8
DQU3 C2
DQU4 A7
DQU5 A2
DQU6 B8
DQU7 A3
VREFCA M8
VREFDQ H1
ZQ L8
VDD_1 B2
VDD_2 D9
VDD_3 G7
VDD_4 K2
VDD_5 K8
VDD_6 N1
VDD_7 N9
VDD_8 R1
VDD_9 R9
VDDQ_1 A1
VDDQ_2 A8
VDDQ_3 C1
VDDQ_4 C9
VDDQ_5 D2
VDDQ_6 E9
VDDQ_7 F1
VDDQ_8 H2
VDDQ_9 H9
NC_1 J1
NC_2 J9
NC_3 L1
NC_4 L9
NC_6 T7
VSS_1 A9
VSS_2 B3
VSS_3 E1
VSS_4 G8
VSS_5 J2
VSS_6 J8
VSS_7 M1
VSS_8 M9
VSS_9 P1
VSS_10 P9
VSS_11 T1
VSS_12 T9
VSSQ_1 B1
VSSQ_2 B9
VSSQ_3 D1
VSSQ_4 D8
VSSQ_5 E2
VSSQ_6 E8
VSSQ_7 F9
VSSQ_8 G1
VSSQ_9 G9
R
1
2
0
4
1
K
1
%
B-MDQU2
B-MDQU5
AVDD_DDR0
C
1
2
5
1
1
0
u
F
+1.5V_DDR
L1202
CIC21J501NE
C
1
2
0
6
0
.
1
u
F
AVDD_DDR0
C
1
2
5
0
0
.
1
u
F
O
S
R
1
2
2
7
1
K
1
%
O
S
R
1
2
2
8
1
K
1
%
O
S
B-MVREFCA
R
1
2
2
5
1
K
1
%
O
S
C
1
2
4
7
1
0
0
0
p
F
O
S
B-MVREFDQ
R
1
2
2
4
1
K
1
%
O
S
AVDD_DDR0
C
1
2
4
8
0
.
1
u
F
O
SC
1
2
4
9
1
0
0
0
p
F
O
S
C1214 0.1uF
C1210 0.1uF
C1215 0.1uF
C1211 0.1uF
C1212 0.1uF
C1207 0.1uF
C1216 0.1uF
OS
C1213 0.1uF
C1205 10uF
C1208 0.1uF
C1229 0.1uF OS
C1234 0.1uF OS
C1232 0.1uF OS
C1236 0.1uF OS
C1233 0.1uF OS
C1231 0.1uF OS
C1230 0.1uF OS
C1227 10uF
C1235 0.1uF OS
C1228 0.1uF OS
H5TQ1G63DFR-PBC
IC1201-*4
DDR_1600_HYNIX
A0 N3
A1 P7
A2 P3
A3 N2
A4 P8
A5 P2
A6 R8
A7 R2
A8 T8
A9 R3
A10/AP L7
A11 R7
A12/BC N7
A13 T3
A15 M7
BA0 M2
BA1 N8
BA2 M3
CK J7
CK K7
CKE K9
CS L2
ODT K1
RAS J3
CAS K3
WE L3
RESET T2
DQSL F3
DQSL G3
DQSU C7
DQSU B7
DML E7
DMU D3
DQL0 E3
DQL1 F7
DQL2 F2
DQL3 F8
DQL4 H3
DQL5 H8
DQL6 G2
DQL7 H7
DQU0 D7
DQU1 C3
DQU2 C8
DQU3 C2
DQU4 A7
DQU5 A2
DQU6 B8
DQU7 A3
VREFCA M8
VREFDQ H1
ZQ L8
VDD_1 B2
VDD_2 D9
VDD_3 G7
VDD_4 K2
VDD_5 K8
VDD_6 N1
VDD_7 N9
VDD_8 R1
VDD_9 R9
VDDQ_1 A1
VDDQ_2 A8
VDDQ_3 C1
VDDQ_4 C9
VDDQ_5 D2
VDDQ_6 E9
VDDQ_7 F1
VDDQ_8 H2
VDDQ_9 H9
NC_1 J1
NC_2 J9
NC_3 L1
NC_4 L9
NC_6 T7
VSS_1 A9
VSS_2 B3
VSS_3 E1
VSS_4 G8
VSS_5 J2
VSS_6 J8
VSS_7 M1
VSS_8 M9
VSS_9 P1
VSS_10 P9
VSS_11 T1
VSS_12 T9
VSSQ_1 B1
VSSQ_2 B9
VSSQ_3 D1
VSSQ_4 D8
VSSQ_5 E2
VSSQ_6 E8
VSSQ_7 F9
VSSQ_8 G1
VSSQ_9 G9
H5TQ1G63DFR-PBC
IC1202-*4
DDR_1600_HYNIX
A0 N3
A1 P7
A2 P3
A3 N2
A4 P8
A5 P2
A6 R8
A7 R2
A8 T8
A9 R3
A10/AP L7
A11 R7
A12/BC N7
A13 T3
A15 M7
BA0 M2
BA1 N8
BA2 M3
CK J7
CK K7
CKE K9
CS L2
ODT K1
RAS J3
CAS K3
WE L3
RESET T2
DQSL F3
DQSL G3
DQSU C7
DQSU B7
DML E7
DMU D3
DQL0 E3
DQL1 F7
DQL2 F2
DQL3 F8
DQL4 H3
DQL5 H8
DQL6 G2
DQL7 H7
DQU0 D7
DQU1 C3
DQU2 C8
DQU3 C2
DQU4 A7
DQU5 A2
DQU6 B8
DQU7 A3
VREFCA M8
VREFDQ H1
ZQ L8
VDD_1 B2
VDD_2 D9
VDD_3 G7
VDD_4 K2
VDD_5 K8
VDD_6 N1
VDD_7 N9
VDD_8 R1
VDD_9 R9
VDDQ_1 A1
VDDQ_2 A8
VDDQ_3 C1
VDDQ_4 C9
VDDQ_5 D2
VDDQ_6 E9
VDDQ_7 F1
VDDQ_8 H2
VDDQ_9 H9
NC_1 J1
NC_2 J9
NC_3 L1
NC_4 L9
NC_6 T7
VSS_1 A9
VSS_2 B3
VSS_3 E1
VSS_4 G8
VSS_5 J2
VSS_6 J8
VSS_7 M1
VSS_8 M9
VSS_9 P1
VSS_10 P9
VSS_11 T1
VSS_12 T9
VSSQ_1 B1
VSSQ_2 B9
VSSQ_3 D1
VSSQ_4 D8
VSSQ_5 E2
VSSQ_6 E8
VSSQ_7 F9
VSSQ_8 G1
VSSQ_9 G9
K4B1G1646G-BCK0
IC1201-*5
DDR_1600_SS
A0 N3
A1 P7
A2 P3
A3 N2
A4 P8
A5 P2
A6 R8
A7 R2
A8 T8
A9 R3
A10/AP L7
A11 R7
A12/BC N7
A13 T3
NC_5 M7
BA0 M2
BA1 N8
BA2 M3
CK J7
CK K7
CKE K9
CS L2
ODT K1
RAS J3
CAS K3
WE L3
RESET T2
DQSL F3
DQSL G3
DQSU C7
DQSU B7
DML E7
DMU D3
DQL0 E3
DQL1 F7
DQL2 F2
DQL3 F8
DQL4 H3
DQL5 H8
DQL6 G2
DQL7 H7
DQU0 D7
DQU1 C3
DQU2 C8
DQU3 C2
DQU4 A7
DQU5 A2
DQU6 B8
DQU7 A3
VREFCA M8
VREFDQ H1
ZQ L8
VDD_1 B2
VDD_2 D9
VDD_3 G7
VDD_4 K2
VDD_5 K8
VDD_6 N1
VDD_7 N9
VDD_8 R1
VDD_9 R9
VDDQ_1 A1
VDDQ_2 A8
VDDQ_3 C1
VDDQ_4 C9
VDDQ_5 D2
VDDQ_6 E9
VDDQ_7 F1
VDDQ_8 H2
VDDQ_9 H9
NC_1 J1
NC_2 J9
NC_3 L1
NC_4 L9
NC_6 T7
VSS_1 A9
VSS_2 B3
VSS_3 E1
VSS_4 G8
VSS_5 J2
VSS_6 J8
VSS_7 M1
VSS_8 M9
VSS_9 P1
VSS_10 P9
VSS_11 T1
VSS_12 T9
VSSQ_1 B1
VSSQ_2 B9
VSSQ_3 D1
VSSQ_4 D8
VSSQ_5 E2
VSSQ_6 E8
VSSQ_7 F9
VSSQ_8 G1
VSSQ_9 G9
K4B1G1646G-BCK0
IC1202-*5
DDR_1600_SS
A0 N3
A1 P7
A2 P3
A3 N2
A4 P8
A5 P2
A6 R8
A7 R2
A8 T8
A9 R3
A10/AP L7
A11 R7
A12/BC N7
A13 T3
NC_5 M7
BA0 M2
BA1 N8
BA2 M3
CK J7
CK K7
CKE K9
CS L2
ODT K1
RAS J3
CAS K3
WE L3
RESET T2
DQSL F3
DQSL G3
DQSU C7
DQSU B7
DML E7
DMU D3
DQL0 E3
DQL1 F7
DQL2 F2
DQL3 F8
DQL4 H3
DQL5 H8
DQL6 G2
DQL7 H7
DQU0 D7
DQU1 C3
DQU2 C8
DQU3 C2
DQU4 A7
DQU5 A2
DQU6 B8
DQU7 A3
VREFCA M8
VREFDQ H1
ZQ L8
VDD_1 B2
VDD_2 D9
VDD_3 G7
VDD_4 K2
VDD_5 K8
VDD_6 N1
VDD_7 N9
VDD_8 R1
VDD_9 R9
VDDQ_1 A1
VDDQ_2 A8
VDDQ_3 C1
VDDQ_4 C9
VDDQ_5 D2
VDDQ_6 E9
VDDQ_7 F1
VDDQ_8 H2
VDDQ_9 H9
NC_1 J1
NC_2 J9
NC_3 L1
NC_4 L9
NC_6 T7
VSS_1 A9
VSS_2 B3
VSS_3 E1
VSS_4 G8
VSS_5 J2
VSS_6 J8
VSS_7 M1
VSS_8 M9
VSS_9 P1
VSS_10 P9
VSS_11 T1
VSS_12 T9
VSSQ_1 B1
VSSQ_2 B9
VSSQ_3 D1
VSSQ_4 D8
VSSQ_5 E2
VSSQ_6 E8
VSSQ_7 F9
VSSQ_8 G1
VSSQ_9 G9
C1209
0.01uF
50V
C1240
0.01uF
50V
OS
C
1
2
3
9
0
.
1
u
F
C
1
2
2
0
0
.
1
u
F
OPT
IC101
LGE2111A-T8
S7LR2_DIVX_MS10
A_DDR3_A[0]
A11
A_DDR3_A[1]
C14
A_DDR3_A[2]
B11
A_DDR3_A[3]
F12
A_DDR3_A[4]
C15
A_DDR3_A[5]
E12
A_DDR3_A[6]
A14
A_DDR3_A[7]
D11
A_DDR3_A[8]
B14
A_DDR3_A[9]
D12
A_DDR3_A[10]
C16
A_DDR3_A[11]
C13
A_DDR3_A[12]
A15
A_DDR3_A[13]
E11
A_DDR3_A[14]
B13
A_DDR3_BA[0]
F13
A_DDR3_BA[1]
B15
A_DDR3_BA[2]
E13
A_DDR3_MCLK
C17
A_DDR3_MCLKZ
A17
A_DDR3_MCLKE
B16
A_DDR3_ODT
E14
A_DDR3_RASZ
B12
A_DDR3_CASZ
A12
A_DDR3_WEZ
C12
A_DDR3_RESET
F11
A_DDR3_DQSL
B19
A_DDR3_DQSLB
C18
A_DDR3_DQSU
B18
A_DDR3_DQSUB
A18
A_DDR3_DQML
E15
A_DDR3_DQMU
A21
A_DDR3_DQL[0]
D17
A_DDR3_DQL[1]
G15
A_DDR3_DQL[2]
B21
A_DDR3_DQL[3]
F15
A_DDR3_DQL[4]
B22
A_DDR3_DQL[5]
F14
A_DDR3_DQL[6]
A22
A_DDR3_DQL[7]
D15
A_DDR3_DQU[0]
G16
A_DDR3_DQU[1]
B20
A_DDR3_DQU[2]
F16
A_DDR3_DQU[3]
C21
A_DDR3_DQU[4]
E16
A_DDR3_DQU[5]
A20
A_DDR3_DQU[6]
D16
A_DDR3_DQU[7]
C20
B_DDR3_A[0]
B23
B_DDR3_A[1]
D25
B_DDR3_A[2]
F22
B_DDR3_A[3]
G22
B_DDR3_A[4]
E24
B_DDR3_A[5]
F21
B_DDR3_A[6]
E23
B_DDR3_A[7]
D22
B_DDR3_A[8]
D24
B_DDR3_A[9]
D21
B_DDR3_A[10]
C24
B_DDR3_A[11]
C25
B_DDR3_A[12]
F23
B_DDR3_A[13]
E21
B_DDR3_A[14]
D23
B_DDR3_BA[0]
G20
B_DDR3_BA[1]
F24
B_DDR3_BA[2]
F20
B_DDR3_MCLK
G25
B_DDR3_MCLKZ
G23
B_DDR3_MCLKE
F25
B_DDR3_ODT
D20
B_DDR3_RASZ
B25
B_DDR3_CASZ
B24
B_DDR3_WEZ
A24
B_DDR3_RESET
E20
B_DDR3_DQSL
K24
B_DDR3_DQSLB
K25
B_DDR3_DQSU
J21
B_DDR3_DQSUB
J20
B_DDR3_DQML
H24
B_DDR3_DQMU
L20
B_DDR3_DQL[0]
L23
B_DDR3_DQL[1]
J24
B_DDR3_DQL[2]
L24
B_DDR3_DQL[3]
J23
B_DDR3_DQL[4]
M24
B_DDR3_DQL[5]
H23
B_DDR3_DQL[6]
M23
B_DDR3_DQL[7]
K23
B_DDR3_DQU[0]
G21
B_DDR3_DQU[1]
L22
B_DDR3_DQU[2]
H22
B_DDR3_DQU[3]
K20
B_DDR3_DQU[4]
H20
B_DDR3_DQU[5]
L21
B_DDR3_DQU[6]
H21
B_DDR3_DQU[7]
K21
C
1
2
4
1
1
u
F
C
1
2
1
7
1
u
F
C
1
2
1
8
1
u
F
C
1
2
1
9
1
u
F
C
1
2
3
8
1
u
F
MT41J64M16JT-125:G
IC1201-*6
DDR_1600_MICRON
A0 N3
A1 P7
A2 P3
A3 N2
A4 P8
A5 P2
A6 R8
A7 R2
A8 T8
A9 R3
A10/AP L7
A11 R7
A12/BC N7
NC_6 T3
A15 M7
BA0 M2
BA1 N8
BA2 M3
CK J7
CK K7
CKE K9
CS L2
ODT K1
RAS J3
CAS K3
WE L3
RESET T2
DQSL F3
DQSL G3
DQSU C7
DQSU B7
DML E7
DMU D3
DQ0 E3
DQ1 F7
DQ2 F2
DQ3 F8
DQ4 H3
DQ5 H8
DQ6 G2
DQ7 H7
DQ8 D7
DQ9 C3
DQ10 C8
DQ11 C2
DQ12 A7
DQ13 A2
DQ14 B8
DQ15 A3
VREFCA M8
VREFDQ H1
ZQ L8
VDD_1 B2
VDD_2 D9
VDD_3 G7
VDD_4 K2
VDD_5 K8
VDD_6 N1
VDD_7 N9
VDD_8 R1
VDD_9 R9
VDDQ_1 A1
VDDQ_2 A8
VDDQ_3 C1
VDDQ_4 C9
VDDQ_5 D2
VDDQ_6 E9
VDDQ_7 F1
VDDQ_8 H2
VDDQ_9 H9
NC_1 J1
NC_2 J9
NC_3 L1
NC_4 L9
NC_5 T7
VSS_1 A9
VSS_2 B3
VSS_3 E1
VSS_4 G8
VSS_5 J2
VSS_6 J8
VSS_7 M1
VSS_8 M9
VSS_9 P1
VSS_10 P9
VSS_11 T1
VSS_12 T9
VSSQ_1 B1
VSSQ_2 B9
VSSQ_3 D1
VSSQ_4 D8
VSSQ_5 E2
VSSQ_6 E8
VSSQ_7 F9
VSSQ_8 G1
VSSQ_9 G9
MT41J64M16JT-125:G
IC1202-*6
DDR_1600_MICRON
A0 N3
A1 P7
A2 P3
A3 N2
A4 P8
A5 P2
A6 R8
A7 R2
A8 T8
A9 R3
A10/AP L7
A11 R7
A12/BC N7
NC_6 T3
A15 M7
BA0 M2
BA1 N8
BA2 M3
CK J7
CK K7
CKE K9
CS L2
ODT K1
RAS J3
CAS K3
WE L3
RESET T2
DQSL F3
DQSL G3
DQSU C7
DQSU B7
DML E7
DMU D3
DQ0 E3
DQ1 F7
DQ2 F2
DQ3 F8
DQ4 H3
DQ5 H8
DQ6 G2
DQ7 H7
DQ8 D7
DQ9 C3
DQ10 C8
DQ11 C2
DQ12 A7
DQ13 A2
DQ14 B8
DQ15 A3
VREFCA M8
VREFDQ H1
ZQ L8
VDD_1 B2
VDD_2 D9
VDD_3 G7
VDD_4 K2
VDD_5 K8
VDD_6 N1
VDD_7 N9
VDD_8 R1
VDD_9 R9
VDDQ_1 A1
VDDQ_2 A8
VDDQ_3 C1
VDDQ_4 C9
VDDQ_5 D2
VDDQ_6 E9
VDDQ_7 F1
VDDQ_8 H2
VDDQ_9 H9
NC_1 J1
NC_2 J9
NC_3 L1
NC_4 L9
NC_5 T7
VSS_1 A9
VSS_2 B3
VSS_3 E1
VSS_4 G8
VSS_5 J2
VSS_6 J8
VSS_7 M1
VSS_8 M9
VSS_9 P1
VSS_10 P9
VSS_11 T1
VSS_12 T9
VSSQ_1 B1
VSSQ_2 B9
VSSQ_3 D1
VSSQ_4 D8
VSSQ_5 E2
VSSQ_6 E8
VSSQ_7 F9
VSSQ_8 G1
VSSQ_9 G9
CLose to Saturn7M IC CLose to DDR3 CLose to DDR3 CLose to Saturn7M IC
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
T
H
E
R
M
A
L
THERMAL
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
FE_TS_DATA[1]
FE_TS_DATA[2]
FE_TS_DATA[5]
FE_TS_DATA[3]
FE_TS_DATA[4]
FE_TS_DATA[0]
FE_TS_DATA[7]
FE_TS_DATA[6]
IF_AGC_SEL
C3737
100pF
50V
C3743
20pF
50V
TU_I2C_FILTER
C3739
10uF
6.3V
OPT
DEMOD_SCL
C3730
10uF
10V
FULL_NIM
R3705 0
RF_SW_OPT
C3711
18pF
50V
TU_I2C_NON_FILTER
R3758
82
R3732
100
R3748
11K
FULL_NIM_BCD
R3733
100K
TU_CVBS
C3708
0.1uF
16V
R3771 10K
FULL_NIM_OPT
C3715
22uF
10V
R3756 0
TU_NON_BUFFER
C3702
0.1uF 16V
NON_ASIA
C3729
0.1uF
16V
FULL_NIM
R3749 0
TU_BUFFER
IF_AGC_MAIN
L
3
7
0
4
F
U
L
L
_
N
I
M
+3.3V_TU
IF_N_MSTAR
C3727
0.1uF
16V
DEMOD_RESET
C3705
100uF
16V
OPT
R3740-*1
1K
TU_IIC_NON_ATSC_1K
+3.3V_TU
IC3701
AP2132MP-2.5TRG1
FULL_NIM_BCD
3
VIN
2
EN
4
VCTRL
1
PG
5
NC
6
VOUT
7
ADJ
8
GND
9
[EP]
LNA2_CTL
RF_SWITCH_CTL
R3760 0
HALF_NIM
+3.3V_TU
R
3
7
6
9
1
0
K
F
U
L
L
_
N
I
M
TU3700-*1
TDSS-H101F
SI2176_ATSC_1INPUT_H
5
+B1[3.3V]
11
DIF[N]
2
RESET
10
DIF[P]
4
SDA
1
NC
9
IF_AGC
8
CVBS
3
SCL
7
+B2[1.8V]
6
SIF
12
SHIELD
+1.8V_TU
C3741
10uF
10V
+3.3V_TU
R3741-*1
1K
TU_IIC_NON_ATSC_1K
C3716
0.1uF
16V
HALF_NIM
C3717
0.1uF
16V
+1.23V_TU
+5V_Normal
DEMOD_SDA
C3710
0.1uF
16V
TUNER_RESET
FE_TS_DATA[0-7]
R3753
4.7K
TU_BUFFER TU_SDA
C3740
0.1uF
16V
C3707
100pF
50V
TU_SIF
R3775
0
TU_NON_BUFFER
+3.3V_Normal
+3.3V_TU
R3761 0
HALF_NIM
+3.3V_TU
+3.3V_TU
C3713
18pF
50V
TU_I2C_NON_FILTER
R3750
1K
OPT
+1.8V_TU
FE_TS_SYNC
IF_P_MSTAR
C3725
0.1uF
16V
TU_SCL
C3738
0.1uF
16V
C3701
0.1uF
16V
C3718
0.1uF
16V
FULL_NIM
+1.23V_TU
FE_TS_CLK
C3723
22uF
10V
FE_TS_VAL_ERR
C3742
20pF
50V
TU_I2C_FILTER
TU3703
TDSN_B001F
SI2176_BR_2INPUT_H
1
RF_S/W_CTL
2
RESET
3
SCL
4
SDA
5
+B1[3.3V]
6
SIF
7
+B2[1.8V]
8
CVBS
9
NC_1
10
NC_2
11
NC_3
12
+B3[3.3V]
13
+B4[1.23V]
14
NC_4
15
GND
16
ERROR
17
SYNC
18
VALID
19
MCLK
20
D0
21
D1
22
D2
23
D3
24
D4
25
D5
26
D6
27
D7
28
SHIELD
TU3704
TDSH-T101F
SI2176_TW_2INPUT_H
5
+B1[3.3V]
11
DIF[N]
2
RESET
10
DIF[P]
4
SDA
1
RF_S/W_CTL
9
IF_AGC
8
CVBS
3
SCL
7
+B2[1.8V]
6
SIF
12
SHIELD
R3751
220
TU_BUFFER
R3752
220
TU_BUFFER
R3766
1
R3774
470
TU_BUFFER
R3747
20K
1005
FULL_NIM_BCD
R3776
10K
FULL_NIM_BCD
R3785
0
ASIA
R3782
2K
OPT
R3786
0
ASIA
R3783 0
NON_ASIA
C3702-*1
0
ASIA
R3784 0
NON_ASIA
IC3701-*1
TJ4220GDP-ADJ
FULL_NIM_TJ
3 VIN3
2 EN2
4 NC4
1 NC_1
5 NC_2
6 VOUT
7 ADJ/SENSE
8 GND
9
[EP]GND
R3748-*1
5.1K
FULL_NIM
R3776-*1
0
FULL_NIM_TJ
R3747-*1
9.1K
FULL_NIM_TJ
IC3703
AP1117E18G-13
2
OUT
3 IN 1 ADJ/GND
L3703
CIS21J121
L3706
120
FULL_NIM
Q3703
MMBT3906(NXP)
TU_BUFFER
E
B
C
Q3705
MMBT3906(NXP)
TU_BUFFER
E
B
C
R3713
0
FULL_NIM_BCD
R3710
200
1%
OPT
R3704 100
HALF_NIM
R3740
1.8K
TU_IIC_ATSC_1.8K
R3741
1.8K
TU_IIC_ATSC_1.8K
R3741-*2
1.2K
TU_IIC_ATSC_1.2K
R3740-*2
1.2K
TU_IIC_ATSC_1.2K
TU3700
TDSS-G201D
SI2156_DVB_1INPUT_H
5
+B1[3.3V]
11
DIF[N]
2
RESET
10
DIF[P]
4
SDA
1
NC_1
9
IF_AGC
8
NC_3
3
SCL
7
+B2[1.8V]
6
NC_2
12
SHIELD
R3741-*3
2.2K
TU_IIC_BR_2.2K
R3740-*3
2.2K
TU_IIC_BR_2.2K
R3735
TU_I2C_NON_FILTER
33
R3736
TU_I2C_NON_FILTER
33
C3711-*1
20pF
50V
TU_I2C_FILTER
C3713-*1
20pF
50V
TU_I2C_FILTER
R3735-*1
TU_I2C_FILTER
R3736-*1
TU_I2C_FILTER
R3711
0
R3781
3.3
ASIA
R3780
3.3
ASIA
C3750
5pF
50V
ASIA
C3751
5pF
50V
ASIA
TUNER_NON_EU
GP4L_S7LR2 2011.10.11
14
R1
should be guarded by ground
FE_BOOSTER_CTL
380mA
R2
close to the tuner pin, add,09029
Close to the CI Slot
FE_AGC_SPEED_CTL
Pull-up cant be applied
because of MODEL_OPT_2
60mA
close to TUNER
Close to the tuner
BCD Vo=0.6*(1+R1/R2)
Add,0929
TUNER MULTI-OPTION
1. should be guarded by ground
2. No via on both of them
3. Signal Width >= 12mils
Signal to Signal Width = 12mils
Ground Width >= 24mils
Size change,0929
close to TUNER
GLOBAL tuner block except EU and China
TJ Vo=0.8*(1+R1/R2)
Vo=VREF*(1+R2/R1)
VREF = 1.25V
R1
R2
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
2011/10/04
HEADPHONE 15
GP4L_S7LR2
R1500
3.3K
HEAD_PHONE_POP
C1500
10uF
16V
HEAD_PHONE
C1501
10uF
16V
HEAD_PHONE
JK1500
KJA-PH-0-0177
HEAD_PHONE
3 DETECT
4 L
5 GND
1 R
+3.3V_Normal
R1504
10K
H
E
A
D
_
P
H
O
N
E
C1503
1000pF
50V
OPT
HP_LOUT
R1503
1K
HEAD_PHONE
HP_DET
+3.5V_ST
HP_ROUT
SIDE_HP_MUTE
R1501
1K
HEAD_PHONE
C1502
1000pF
50V
OPT
R1502
1K
HEAD_PHONE
Q1502
MMBT3904(NXP)
HEAD_PHONE_POP
E
B
C
Q1503
MMBT3904(NXP)
HEAD_PHONE_POP
E
B
C
Q1505
MMBT3904(NXP)
HEAD_PHONE_POP
E
B
C
Q1504
MMBT3904(NXP)
HEAD_PHONE_POP
E
B
C
Q1501
MMBT3906(NXP)
HEAD_PHONE_POP
E
B
C
Q1500
MMBT3904(NXP)
HEAD_PHONE_POP
E
B
C
JK1500-*1
PEJ031-01
HEAD_PHONE_32LS3500
3 DETECT
4 L
5 GND
1 R
Headphone *Option : HEAD_PHONE
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THERMAL
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
AMP_SCL
D501
100V
1N4148W
OPT
R517
4.7K
0.1uF
C538
50V
+24V_AMP
C505
1000pF
50V
R520
10K
NON_LIPS
0.1uF
C519
50V
SPK_L-
SPK_L+
R502
10K
NON_LIPS
AMP_MUTE
0.1uF
C508
16V
OPT
C504
1000pF
50V
C526
22000pF
50V
0.1uF
C501
50V
C518
22000pF
50V
R506
100
NON_LIPS
R507
3.3
OPT
0.1uF
C537
50V
+3.5V_ST
L505
10.0uH
+24V
R519
4.7K
D503
100V
1N4148W
OPT
0.1uF
C513
16V
L502
BLM18PG121SN1D
AUD_LRCH
AUD_LRCK
C535
0.47uF
50V
0.1uF
C521
50V
C534
1uF
25V
AMP_RESET
C527
22000pF
50V
C
5
1
7
2
2
0
0
0
p
F
5
0
V
D502
100V
1N4148W
OPT
L504
10.0uH
0.1uF
C514
16V
C509
33pF
50V SPK_R+
R518
4.7K
C510
10uF
10V
OPT
C529
1uF
25V
R521
10K
0.1uF
C522
50V
P501
WAFER-ANGLE
1
2
3
4
R501
10K
NON_LIPS
AMP_SDA
SPK_R-
C532
390pF
50V
AUD_SCK
+24V_AMP
L506
10.0uH
D504
100V
1N4148W
OPT
0.1uF
C539
50V
SPK_R-
0.1uF
C540
50V
C531
390pF
50V
AUD_MASTER_CLK
0.1uF
C502
50V
R503 100
C515
10uF
10V
SPK_R+
C523
10uF
35V
C507
33pF
50V
C516
1000pF
50V
C503
100pF
50V
SPK_L-
R516
4.7K
+24V_AMP
C528
1uF
25V
C511
10uF
10V
OPT
R504 100
0.1uF
C520
50V
C512
0.1uF
16V
R505
3.3K
C536
0.47uF
50V
C533
390pF
50V
C530
390pF
50V
L503
10.0uH
+3.3V_Normal
C524
10uF
35V
SPK_L+
R522
0
LIPS_ONLY
POWER_DET
C506
4.7uF
16V
C525
0.01uF
50V
OPT
R508
12
R509
12
R510
12
R511
12
R512
12
R514
12
R513
12
R515
12
Q501
MMBT3904(NXP)
NON_LIPS
E
B
C
L501
CIS21J121
IC501
NTP-7500L
1
AGND_PLL
2
AVDD_PLL
3
DVDD_PLL
4
LF
5
DGND_PLL
6
GND_1
7
DGND
8
DVDD
9
SDATA
10
WCK
11
BCK
12
SDA
1
3
S
C
L
1
4
/
F
A
U
L
T
1
5
M
O
N
I
T
O
R
0
1
6
M
O
N
I
T
O
R
1
1
7
M
O
N
I
T
O
R
2
1
8
B
S
T
2
B
1
9
P
G
N
D
2
B
2
0
O
U
T
2
B
_
1
2
1
O
U
T
2
B
_
2
2
2
P
V
D
D
2
_
1
2
3
P
V
D
D
2
_
2
2
4
P
V
D
D
2
_
3
25
OUT2A_1
26
OUT2A_2
27
PGND2A
28
BST2A
29
VDR2
30
AGND
31
VCC_5
32
VDR1
33
BST1B
34
PGND1B
35
OUT1B_1
36
OUT1B_2
3
7
P
V
D
D
1
_
1
3
8
P
V
D
D
1
_
2
3
9
P
V
D
D
1
_
3
4
0
O
U
T
1
A
_
1
4
1
O
U
T
1
A
_
2
4
2
P
G
N
D
1
A
4
3
B
S
T
1
A
4
4
/
R
E
S
E
T
4
5
A
D
4
6
G
N
D
_
I
O
4
7
C
L
K
_
I
4
8
V
D
D
_
I
O
49
[
E
P
]
NTP-7500
2011.10.04
16
GP4L_S7LR2
SPEAKER_L
SPEAKER_R
Audio amp(NTP-7500)
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
R1613
10K
COMP2
R1630
12K
COMP2
R1614 1K
COMP2
SC1_G+/COMP1_Y+
COMP2_R_IN
+3.3V_Normal
R1607
470K
COMP2
SC1_B+/COMP1_Pb+
R1626
470K
R1621
75
C1646
0.1uF
16V
R1604
75
COMP2
COMP2_Y+/AV_CVBS_IN
R1666
1K
R1619
75
COMP2_Pr+
COMP2_Pb+
R1608
75
COMP2
SC1/COMP1_R_IN
+3.3V_Normal
COMP2_DET
R1660
10K
SC1_R+/COMP1_Pr+
C1617
1000pF
50V
OPT
SC1/COMP1_DET
+3.3V_Normal
R1617
10K
COMP2
C1616
1000pF
50V
OPT
R1632
10K
C1611
1000pF
50V
OPT
AV_CVBS_DET
R1618
10K
COMP2
R1620
75
R1606
470K
COMP2
R1612
10K
R1625
470K
R1633
10K
R1605
75
COMP2
SC1/COMP1_L_IN
R1615
1K
R1636
12K
R1634
12K
C1612
1000pF
50V
OPT
COMP2_L_IN
R1631
12K
COMP2
JK1602
PPJ234-02
COMP1
5A
[GN]O-SPRING
6A
[GN]E-LUG
4A
[GN]CONTACT
7B
[BL]E-LUG-S
5B
[BL]O-SPRING
7C
[RD]E-LUG-S
5C
[RD]O-SPRING_1
4C
[RD]CONTACT_1
5D
[WH]O-SPRING
4E
[RD]CONTACT_2
5E
[RD]O-SPRING_2
6E
[RD]E-LUG
C1624
47pF
50V
COMP1_ADC_FILTER
C1628
47pF
50V
COMP2_ADC_FILTER
C1620
47pF
50V
COMP1_ADC_FILTER
C1622
47pF
50V
COMP1_ADC_FILTER
C1629
47pF
50V
COMP2_ADC_FILTER
C1627
47pF
50V
COMP2_ADC_FILTER
C1625
47pF
50V
COMP1_ADC_FILTER
C1631
47pF
50V
COMP2_ADC_FILTER
C1623
47pF
50V
COMP1_ADC_FILTER
C1621
47pF
50V
COMP1_ADC_FILTER
C1630
47pF
50V
COMP2_ADC_FILTER
L1601
CM2012FR10KT
COMP1_ADC_FILTER_L
L1602
CM2012FR10KT
COMP1_ADC_FILTER_L
L1603
CM2012FR10KT
COMP1_ADC_FILTER_L
L1604
CM2012FR10KT
COMP2_ADC_FILTER_L
L1605
CM2012FR10KT
COMP2_ADC_FILTER_L
L1606
CM2012FR10KT
COMP2_ADC_FILTER_L
C1626
47pF
50V
COMP2_ADC_FILTER
L1601-*1
0
COMP1_NON_ADC_FILTER
L1602-*1
0
COMP1_NON_ADC_FILTER
L1603-*1
0
COMP1_NON_ADC_FILTER
L1604-*1
0
COMP2_NON_ADC_FILTER
L1605-*1
0
COMP2_NON_ADC_FILTER
L1606-*1
0
COMP2_NON_ADC_FILTER
D1604
20V
OPT
D1605
20V
OPT
D1606
20V
OPT
D1612
20V
OPT
D1614
20V
OPT
D1615
20V
OPT
D1607
5.6V
ZENER_COMP2_LR
D1609
5.6V
ZENER_COMP2_LR
D1611
5.6V
OPT
D1613
5.6V
OPT
D1616
5.6V
ZENER_COMP1_LR
D1617
5.6V
ZENER_COMP1_LR
D1624
5.6V
OPT
JK1601
PPJ239-01
COMP2_NORMAL
5J
[GN2]O-SPRING
6J
[GN2]E-LUG
4J
[GN2]CONTACT
7K
[BL2]E-LUG-S
5K
[BL2]O-SPRING
7L
[RD2]E-LUG-S
5L
[RD2]O-SPRING_1
5M
[WH2]O-SPRING
4N
[RD2]CONTACT
5N
[RD2]O-SPRING_2
6N
[RD2]E-LUG
6D
[GN1]E-LUG
5D
[GN1]O-SPRING
4D
[GN1]CONTACT
7E
[BL1]E-LUG-S
5E
[BL1]O-SPRING
7F
[RD1]E-LUG-S
5F
[RD1]O-SPRING_1
4F
[RD1]CONTACT_1
5G
[WH1]O-SPRING
4H
[RD1]CONTACT_2
5H
[RD1]O-SPRING_2
6H
[RD1]E-LUG
JK1601-*1
PPJ239-05
COMP2_LM4600-UA_ONLY
5J [GN2]O-SPRING
6J [GN2]E-LUG
4J [GN2]CONTACT
5K [BL2]O-SPRING
7L [RD2]E-LUG-S
5L [RD2]O-SPRING_1
5M [WH2]O-SPRING
4N [RD2]CONTACT
5N [RD2]O-SPRING_2
6N [RD2]E-LUG
6D [YL1]E-LUG
5D [YL1]O-SPRING
4D [YL1]CONTACT
5E [WH1]O-SPRING_1
7F [RD1]E-LUG-S
5F [RD1]O-SPRING_1
4F [RD1]CONTACT_1
5G [WH1]O-SPRING_2
4H [RD1]CONTACT_2
5H [RD1]O-SPRING_2
6H [RD1]E-LUG
REAR_NON_EU_L
2011.11.28
17
GP4L_S7LR2
COMPONENT1
&
AV
COMPONENT2
COMPONENT1 & AV(COMMON), COMPONENT2
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
ETHERNET
2011/06/14
21
GP4L_S7LR2
JK2100
XRJV-01V-0-D12-080
E
T
H
E
R
N
E
T
_
X
M
U
L
T
I
P
L
E
1
2
3
4
5
6
7
8
9
9
EPHY_RP
JK2100-*1
BS-R430051
E
T
H
E
R
N
E
T
_
U
D
E
1
1
2
2
3
3
4
4
5
5
6
6
7
7
8
8
9
9
EPHY_RN
+2.5V_Normal
EPHY_TN
EPHY_TP
L3707
BLM18PG121SN1D
ETHERNET
C2104
0.01uF
50V
ETHERNET
D2103
5.5V
ADLC 5S 02 015
OPT
D2104
5.5V
ADLC 5S 02 015
OPT
D2105
5.5V
ADLC 5S 02 015
OPT
D2101
5.5V
ADLC 5S 02 015
OPT
ETHERNET
* H/W option : ETHERNET
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
+3.5V_ST
R5602
33
S_FLASH_NON_OS
/SPI_CS
SPI_SDI
SPI_SCK
C5601
0.1uF
S_FLASH_NON_OS
SPI_SDO
SPI_SDO
+3.5V_ST
IC1401-*1
W25Q80BVSSIG
S_FLASH_OS_WINBOND
3
%WP[IO2]
2
DO[IO1]
4
GND
1
CS
5
DI[IO0]
6
CLK
7
HOLD[IO3]
8
VCC
+3.5V_ST
SPI_SCK
R1401
0
OPT
SPI_SDI
IC1401
MX25L8006EM2I-12G
S_FLASH_OS_MACRONIX
3
WP#
2
SO/SIO1
4
GND
1
CS#
5
SI/SIO0
6
SCLK
7
HOLD#
8
VCC
R1404
4.7K
OPT
+3.5V_ST
R1403
10K
OPT
/SPI_CS
C1401
0.1uF
S_FLASH_OS
/FLASH_WP
R1405
33
S_FLASH_OS
IC5601-*1
W25Q64BVSFIG
S_FLASH_NON_OS_WINBOND
3
NC_1
2
VCC
4
NC_2
1
HOLD[IO3]
6
NC_4
5
NC_3
7
CS
8
DO[IO1]
9
WP[IO2]
10
GND
11
NC_5
12
NC_6
13
NC_7
14
NC_8
15
DIO[IO0]
16
CLK
Q1401
MMBT3904(NXP)
OPT
E
B
C
R5603
10K
S_FLASH_NON_OS
IC5601
MX25L6406EMI-12G
S_FLASH_NON_OS_MACRONIX
3
NC_1
2
VCC
4
NC_2
1
HOLD#
6
NC_4
5
NC_3
7
CS#
8
SO/SIO1
9
WP#
10
GND
11
NC_5
12
NC_6
13
NC_7
14
NC_8
15
SI/SIO0
16
SCLK
Serial FLASH
2011.08.29
56
GP4L_S7LR
Serial Flash for SPI boot_NON_OS and OS
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
2011/09/05
MSTAR DEBUG_4PIN 58
GP4L_S7LR2
RGB_DDC_SCL
RGB_DDC_SDA
P1
12505WS-04A00
MSTAR_DEBUG_4P 1
2
3
4
5
MSTART DEBUG_4PIN
Copyright 2012 LG Electronics. Inc. All right reserved.
Only for training and service purposes LGE Internal Use Only